Silicon N-Channel MOS FET Low Frequency Power Switching



ADE-208-571 1st. Edition

#### Features

- Low on-resistance  $R_{DS(on)}=0.\ 2\Omega \ typ. \ (V_{GS}=4 \ V, \ I_D=500 \ mA)$
- 2.5V gate drive devices.
- Small package (MPAK)

#### Outline





## **Absolute Maximum Ratings** (Ta = $25^{\circ}$ C)

| Item                    | Symbol                               | Ratings     | Unit |  |
|-------------------------|--------------------------------------|-------------|------|--|
| Drain to source voltage | V <sub>DSS</sub>                     | 30          | V    |  |
| Gate to source voltage  | V <sub>GSS</sub>                     | +12         | V    |  |
|                         |                                      | -10         | V    |  |
| Drain current           | ID                                   | 1.0         | А    |  |
| Drain peak current      | I <sub>D(pulse)</sub> * <sup>1</sup> | 4           | А    |  |
| Channel dissipation     | Pch * <sup>2</sup>                   | 0.8         | W    |  |
| Channel temperature     | Tch                                  | 150         | °C   |  |
| Storage temperature     | Tstg                                 | -55 to +150 | °C   |  |

Notes: 1.  $PW \le 10\mu s$ , duty cycle  $\le 1 \%$ 

2. Value at when using alumina ceramic board (12.5 x 20 x 0.7 mm)

#### **Electrical Characteristics** (Ta = 25°C)

| Item                                       | Symbol               | Min | Тур | Max  | Unit | Test Conditions                                                 |
|--------------------------------------------|----------------------|-----|-----|------|------|-----------------------------------------------------------------|
| Drain to source breakdown voltage          | $V_{(BR)DSS}$        | 30  | —   | —    | V    | $I_D = 100 \mu A, V_{GS} = 0$                                   |
| Gate to source breakdown                   | V <sub>(BR)GSS</sub> | +12 |     | _    | V    | $I_G = +100 \mu A, V_{DS} = 0$                                  |
| voltage                                    |                      | -10 | _   | _    | V    | $I_G = -100 \mu A, V_{DS} = 0$                                  |
| Zero gate voltege drain current            | I <sub>DSS</sub>     |     |     | 1.0  | μA   | $V_{DS} = 30 \text{ V}, V_{GS} = 0$                             |
| Gate to source leak current                | I <sub>GSS</sub>     |     |     | ±5.0 | μA   | $V_{GS} = \pm 8V$ , $V_{DS} = 0$                                |
| Gate to source cutoff voltage              | V <sub>GS(off)</sub> | 0.5 |     | 1.5  | V    | $I_D = 10 \mu A, V_{DS} = 5 V$                                  |
| Static drain to source on state resistance | $R_{\text{DS(on)}}$  | _   | 0.2 | 0.28 | Ω    | $I_{D} = 500 \text{ mA}$<br>$V_{GS} = 4 \text{V}^{*1}$          |
|                                            |                      | _   | 0.3 | 0.5  | Ω    | $I_D = 500 \text{ mA}$<br>$V_{GS} = 2.5 \text{V}^{*1}$          |
| Forward transfer admittance                | y <sub>fs</sub>      | 1.2 | 2.0 | —    | S    | I <sub>D</sub> = 500 mA<br>V <sub>DS</sub> = 10V * <sup>1</sup> |
| Input capacitance                          | Ciss                 |     | 155 | _    | pF   | $V_{DS} = 10V$                                                  |
| Output capacitance                         | Coss                 |     | 75  | _    | pF   | $V_{GS} = 0$                                                    |
| Reverse transfer capacitance               | Crss                 |     | 35  | _    | pF   | f = 1MHz                                                        |
| Turn-on delay time                         | t <sub>d(on)</sub>   |     | 12  | _    | μs   | $V_{GS} = 4V, I_D = 500 \text{ mA}$                             |
| Rise time                                  | t <sub>r</sub>       |     | 30  |      | μs   | $R_L = 20\Omega$                                                |
| Turn-off delay time                        | t <sub>d(off)</sub>  |     | 35  |      | μs   |                                                                 |
| Fall time                                  | t <sub>f</sub>       |     | 30  |      | μs   |                                                                 |
|                                            | 4                    |     | 00  |      | μο   |                                                                 |

Note: 1. Pulse test



#### **Main Characteristics**







## Package Dimensions

Unit: mm



When using this document, keep the following in mind:

- 1. This document may, wholly or partially, be subject to change without notice.
- 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission.
- 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document.
- 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein.
- 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd.
- 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS.

# HITACHI

Hitachi, Ltd. Semiconductor & IC DW. Nippon Bidg, 2-5-2, Chite-machi, Chiyoda-ku, Tokyo 400, Japan Tet Tokyo (03, 5270-514) Fax: (03, 5270-5109

For Jurther in Iorma Ion write Io : Hitschi America, Ud Semiconductor & IC Div. 2000 Sierre Point Perkway Briabene, CA. 94005-4835 USA Tet 445-580-8300 Fex: 445-583-4207

Hitschi Burope GmbH Bedronic Components Group Carbinertal Burope Darnscher Streiße 3 D-35522 Feldkirchen Manchen Tet 039-9 91 30.0 Fex: 039-9 29 30 00 Hitschi Burope Ltd. Bectronic Components Div. Northern Burope Hesdquerters Whitebrook Fank Lower Cookhem Road Naiderhesd Berkshire SL 63YÅ United Kingdon Tet 0628-585000 Fat: 0628-778322 Hitschi Asia Pta. Ltd 45 Collyer Guay #20-00 Hitschi Tower Snappore 0104 Tet 535-2100 Fax: 535-1533

Hitschi Asie (Hong Kong) Ltd. Unit 705, North Tower, World Finance Cantre, Herbour City, Carton Road Taim She Tau, Kowtoon Hong Kong Tet 27350218 Fax: 27306074

Copyright @Hitschi, Ltd., 1997. All rights reserved. Printed in Jepen.