











TS5USBC41

SCDS377B - MARCH 2018 - REVISED JUNE 2018

# TS5USBC41 Dual 2:1 USB 2.0 Mux/DeMux or Single Ended Cross Switch with 20-V/24-V **Overvoltage Protection**

### **Features**

- Supply Range 2.3 V to 5.5 V
- Differential 2:1 or 1:2 Switch/Multiplexer or Flexible Dual Single Ended Cross Switch
- 0-V to 20-V (TS5USBC410) and 24-V (TS5USBC412) Overvoltage Protection (OVP) on Common Pins
- Powered Off Protection When  $V_{CC} = 0 \text{ V}$
- Low  $R_{ON}$  of 9  $\Omega$  Maximum
- BW of 1.1-GHz (TS5USBC410) and 1.2-GHz (TS5USBC412) Typical
- $C_{ON}$  typical of 2.7 pF (TS5USBC410) and 2.5 pF (TS5USBC412)
- Low Power Disable Mode
- 1.8-V Compatible Logic Inputs
- ESD Protection Exceeds JESD 22
  - 2000-V Human Body Model (HBM)
- TS5USBC410 and TS5USBC412: Standard Temperature Range of 0°C to 70°C
- TS5USBC410I and TS5USBC412I: Industrial Temperature Range of -40°C to 85°C
- Small DSBGA Package

# 2 Applications

- Mobile
- PC/Notebook
- **Tablet**
- Anywhere a USB Type-C<sup>™</sup> or Micro-B Connector

# 3 Description

The TS5USBC41 is a bidirectional low-power dual port, high-speed, USB 2.0 analog switch with integrated protection for USB Type-C™ systems. The device is configured as a dual 2:1 or 1:2 switch. It is optimized for use with the USB 2.0 D+/- lines in a USB Type-C™ systems.

The TS5USBC41 protection on the I/O pins can tolerate up to 20 V (TS5USBC410) or 24 V (TS5USBC412) with automatic shutoff circuitry to protect system components behind the switch.

The TS5USBC41 comes in a small 12 pin DSBGA package making it a perfect candidate for mobile and space constrained applications.

# Device Information<sup>(1)</sup>

| PART NUMBER                                            | PACKAGE    | BODY SIZE (NOM)     |  |  |  |  |  |
|--------------------------------------------------------|------------|---------------------|--|--|--|--|--|
| TS5USBC410<br>TS5USBC410I<br>TS5USBC412<br>TS5USBC412I | DSBGA (12) | 1.638 mm × 1.238 mm |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### Simplified Schematic





# **Table of Contents**

| 1 | Features 1                           |    | 8.3 Feature Description                           | 15     |
|---|--------------------------------------|----|---------------------------------------------------|--------|
| 2 | Applications 1                       |    | 8.4 Device Functional Modes                       | 17     |
| 3 | Description 1                        | 9  | Application and Implementation                    | 18     |
| 4 | Revision History2                    |    | 9.1 Application Information                       | 18     |
| 5 | Pin Configuration and Functions      |    | 9.2 Typical Application                           | 18     |
| 6 | Specifications4                      | 10 | Power Supply Recommendations                      | 19     |
| ٠ | 6.1 Absolute Maximum Ratings         | 11 | Layout                                            | 20     |
|   | 6.2 ESD Ratings                      |    | 11.1 Layout Guidelines                            | 20     |
|   | 6.3 Recommended Operating Conditions |    | 11.2 Layout Example                               | 21     |
|   | 6.4 Thermal Information              | 12 | Device and Documentation Support                  | 22     |
|   | 6.5 Electrical Characteristics5      |    | 12.1 Documentation Support                        | 22     |
|   | 6.6 Dynamic Characteristics 8        |    | 12.2 Receiving Notification of Documentation Upda | tes 22 |
|   | 6.7 Timing Requirements8             |    | 12.3 Community Resources                          | 22     |
|   | 6.8 Typical Characteristics9         |    | 12.4 Trademarks                                   | 22     |
| 7 | Parameter Measurement Information 10 |    | 12.5 Electrostatic Discharge Caution              | 22     |
| 8 | Detailed Description                 |    | 12.6 Glossary                                     | 22     |
| • | 8.1 Overview                         | 13 | Mechanical, Packaging, and Orderable Information  | 22     |
|   | 5                                    |    |                                                   |        |

# 4 Revision History

| Changes from Revision A (May 2018) to Revision B |                                                                         |  |   |
|--------------------------------------------------|-------------------------------------------------------------------------|--|---|
| •                                                | Changed the device status From: Advanced Information To Production data |  | 1 |



# **5 Pin Configuration and Functions**



## **Pin Functions**

| F   | PIN  |     | DECODIONION                                          |
|-----|------|-----|------------------------------------------------------|
| NO. | NAME | 1/0 | DESCRIPTION                                          |
| A1  | SEL1 | 1   | Switch select1. Refer to Table 1.                    |
| A2  | D+   | I/O | Data switch input (Differential +).                  |
| А3  | D-   | I/O | Data switch input (Differential –)                   |
| A4  | FLT  | 0   | Fault indicator output pin (Active low) - open drain |
| B1  | VCC  | PWR | Supply Voltage                                       |
| B2  | SEL2 | 1   | Switch select2. Refer to Table 1.                    |
| В3  | GND  | GND | Ground                                               |
| B4  | ŌĒ   | 1   | Output enable (Active low). Refer to Table 1.        |
| C1  | D2+  | I/O | Data switch output 2 (Differential +)                |
| C2  | D2-  | I/O | Data switch output 2 (Differential -)                |
| C3  | D1+  | I/O | Data switch output 1 (Differential +)                |
| C4  | D1-  | I/O | Data switch output 1 (Differential -)                |

Copyright © 2018, Texas Instruments Incorporated



# 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1) (2)

|                  |                                                                                                          | MIN  | MAX | UNIT |
|------------------|----------------------------------------------------------------------------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage <sup>(3)</sup>                                                                            | -0.5 | 6   | V    |
| V <sub>I/O</sub> | Input/Output DC voltage (D+, D-) (TS5USBC412, TS5USBC412I) (3)                                           | -0.5 | 28  | V    |
| V <sub>I/O</sub> | Input/Output DC voltage (D+, D-) (TS5USBC410, TS5USBC410I) (3)                                           | -0.5 | 24  | V    |
| V <sub>I/O</sub> | Input/Output DC voltage (D1+/D1-, D2+/D2-) <sup>(3)</sup>                                                | -0.5 | 6   | V    |
| VI               | Digital input voltage (SEL1, SEL2, $\overline{\text{OE}}$ )                                              | -0.5 | 6   | V    |
| Vo               | Digital output voltage (FLT)                                                                             | -0.5 | 6   | V    |
| I <sub>K</sub>   | Input-output port diode current (D+, D-, D1+, D1-, D2+, D2-) when V <sub>IN</sub> < 0                    | -50  |     | mA   |
| I <sub>IK</sub>  | Digital logic input clamp current (SEL1, SEL2, $\overline{\text{OE}}$ ) when V <sub>I</sub> < 0 $^{(3)}$ | -50  |     | mA   |
| Icc              | Continuous current through VCC                                                                           |      | 100 | mA   |
| I <sub>GND</sub> | Continuous current through GND                                                                           | -100 |     | mA   |
| T <sub>stg</sub> | Storage temperature                                                                                      | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Theseare stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                 |                           |                                                        |                                                                     | VALUE | UNIT |
|-----------------|---------------------------|--------------------------------------------------------|---------------------------------------------------------------------|-------|------|
| , Electrostatic | ostatic                   | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000                                                               | \/    |      |
|                 | V <sub>(ESD)</sub> discha | discharge                                              | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safemanufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

|                                               |                                                                        | MIN | MAX | UNIT |
|-----------------------------------------------|------------------------------------------------------------------------|-----|-----|------|
| V <sub>CC</sub>                               | Supply voltage                                                         | 2.3 | 5.5 | V    |
| V <sub>I/O</sub> (D+, D-)                     | Analog input/output voltage (TS5USBC412, TS5USBC412I)                  | 0   | 24  | V    |
| V <sub>I/O</sub> (D+, D-)                     | Analog input/output voltage (TS5USBC410, TS5USBC410I)                  | 0   | 20  | V    |
| V <sub>I/O</sub> (D1, D1-, D2+, D2-)          | Analog input/output voltage                                            | 0   | 3.6 | ٧    |
| V <sub>I</sub>                                | Digital input voltage (SEL1, SEL2, OE)                                 | 0   | 5.5 | ٧    |
| Vo                                            | Digital output voltage (FLT)                                           | 0   | 5.5 | V    |
| I <sub>I/O</sub> (D+, D-, D1+, D1-, D2+, D2-) | Analog input/output port continuous current                            | -50 | 50  | mA   |
| I <sub>OL</sub>                               | Digital output current                                                 |     | 3   | mA   |
| T <sub>A</sub>                                | Operating free-air temperature (Standard) (TS5USBC410, TS5USBC412)     | 0   | 70  | °C   |
| T <sub>A</sub>                                | Operating free-air temperature (Industrial) (TS5USBC410I, TS5USBC412I) | -40 | 85  | Ô    |
| T <sub>J</sub>                                | Junction temperature                                                   | -40 | 125 | °C   |

Product Folder Links: TS5USBC41

<sup>(2)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.

<sup>(3)</sup> All voltages are with respect to ground, unless otherwisespecified.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safemanufacturing with a standard ESD control process.



### 6.4 Thermal Information

|                      | <b>"</b>                                     | Device  | _    |
|----------------------|----------------------------------------------|---------|------|
|                      | THERMAL METRIC (1)                           | YFF     | UNIT |
|                      |                                              | 12 PINS |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 91.8    | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 0.8     | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 22.8    | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.5     | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 23.0    | °C/W |

<sup>(1)</sup> For more information about traditional and new thermalmetrics, see the Semiconductor and ICPackage Thermal Metrics application report.

### 6.5 Electrical Characteristics

 $T_A = -40$ °C to +85°C (Industrial),  $T_A = 0$ °C to 70°C (Standard),  $V_{CC} = 2.3$  V to 5.5 V, GND = 0 V, Typical values are at  $V_{CC} = 3.3$  V,  $T_A = 25$ °C, (unless otherwise noted)

|                           | PARAMETER                                                    | TEST CONDITIONS                                                                                                                                                                                                                                                                                        | MIN  | TYP   | MAX  | UNIT |
|---------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------|
| POWER                     |                                                              |                                                                                                                                                                                                                                                                                                        |      |       | -    |      |
| I <sub>CC-ACTIVE</sub>    | Active supply current.                                       | OE = 0 V<br>SEL1, SEL2 = 0 V, 1.8 V or<br>V <sub>CC</sub><br>0 V < V <sub>I/O</sub> < 3.6 V                                                                                                                                                                                                            |      | 9     | 22   | μΑ   |
| Icc-ovp                   | Supply current during OVP condition.                         | OE = 0 V<br>SEL1, SEL2 = 0 V, 1.8 V or<br>V <sub>CC</sub><br>V <sub>I/O</sub> > V <sub>POS_THLD</sub>                                                                                                                                                                                                  |      | 10    | 35   | μΑ   |
| I <sub>CC_PD</sub>        | Standby powered down supply current                          | OE = 1.8 V or V <sub>CC</sub><br>SEL1 = 0 V, 1.8 V, or VCC<br>SEL2 = 0 V, 1.8 V, or VCC                                                                                                                                                                                                                |      | 2     | 6    | μA   |
| DC Character              | ristics                                                      |                                                                                                                                                                                                                                                                                                        |      |       |      |      |
| R <sub>ON</sub>           | ON-state resistance                                          | V <sub>I/O</sub> = 0.4 V<br>I <sub>SINK</sub> = 8 mA<br>Refer to ON-State Resistance<br>Figure                                                                                                                                                                                                         |      | 5.6   | 9    | Ω    |
| ΔR <sub>ON</sub>          | ON-state resistance match between channels                   | V <sub>I/O</sub> = 0.4 V<br>I <sub>SINK</sub> = 8 mA<br>Refer to ON-State Resistance<br>Figure                                                                                                                                                                                                         |      | 0.075 | 0.48 | Ω    |
| R <sub>ON (FLAT)</sub>    | ON-state resistance flatness                                 | V <sub>I/O</sub> = 0 V to 0.4 V<br>I <sub>SINK</sub> = 8 mA<br>Refer to ON-State Resistance<br>Figure                                                                                                                                                                                                  |      | 0.1   | 0.4  | Ω    |
| loff                      | I/O pin OFF leakage current                                  | $\begin{aligned} \text{OE} &= \text{H} \\ \text{V}_{\text{D\pm}} &= \text{0 V or } 3.6 \text{ V} \\ \text{V}_{\text{CC}} &= 2.3 \text{ V to } 5.5 \text{ V} \\ \text{V}_{\text{D1\pm}} \text{or V}_{\text{D2\pm}} &= 3.6 \text{ V or } \text{0 V} \\ \text{Refer to Off Leakage Figure} \end{aligned}$ | -4   | 0.1   | 4    | μA   |
| I <sub>OFF-20V</sub>      | D1/D2+/- pin OFF leakage current during OVP scenario on D+/- | $\begin{aligned} \text{OE} &= \text{H} \\ \text{V}_{\text{D\pm}} &= 20\text{-V} \\ \text{V}_{\text{CC}} &= 2.3 \text{ V to 5.5 V} \\ \text{V}_{\text{D1\pm}} \text{ or V}_{\text{D2\pm}} &= 0 \text{ V} \\ \text{Refer to Off Leakage Figure} \end{aligned}$                                           | -0.5 |       | 0.5  | μA   |
| I <sub>OFF-20V-DP/N</sub> | D+/- pin OFF leakage current during OVP scenario             | $\begin{aligned} \text{OE} &= \text{H} \\ \text{V}_{\text{D}\pm} &= 20\text{-V} \\ \text{V}_{\text{CC}} &= 2.3 \text{ V to } 5.5 \text{ V} \\ \text{V}_{\text{D1}\pm} \text{ or V}_{\text{D2}\pm} &= 0 \text{ V} \\ \text{Refer to Off Leakage Figure} \end{aligned}$                                  | 140  | 150   | 180  | μΑ   |



# **Electrical Characteristics (continued)**

 $T_A = -40$ °C to +85°C (Industrial),  $T_A = 0$ °C to 70°C (Standard),  $V_{CC} = 2.3$  V to 5.5 V, GND = 0 V, Typical values are at  $V_{CC} = 3.3$  V,  $T_A = 25$ °C, (unless otherwise noted)

|                          | PARAMETER                                                                                   | TEST CONDITIONS                                                                                                                                                                                                                                                       | MIN  | TYP  | MAX  | UNIT      |
|--------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-----------|
| I <sub>OFF-24V</sub>     | D1/D2 +/- pin OFF leakage current during OVP scenario on D+/                                | $\begin{aligned} \text{OE} &= \text{H} \\ \text{V}_{\text{D\pm}} &= 24\text{-V} \\ \text{V}_{\text{CC}} &= 2.3 \text{ V to } 5.5 \text{ V} \\ \text{V}_{\text{D1\pm}} \text{ or V}_{\text{D2\pm}} &= 0 \text{ V} \\ \text{Refer to Off Leakage Figure} \end{aligned}$ | -0.5 |      | 0.5  | μΑ        |
| I <sub>OFF-24V-DPN</sub> | D+/- pin OFF leakage current during OVP scenario.                                           | $\begin{aligned} \text{OE} &= \text{H} \\ \text{V}_{\text{D\pm}} &= 0 \text{ V or 24-V} \\ \text{V}_{\text{CC}} &= 2.3 \text{ V to 5.5 V} \\ \text{V}_{\text{D1\pm}} \text{ or V}_{\text{D2\pm}} &= 0 \text{ V} \\ \text{Refer to Off Leakage Figure} \end{aligned}$  | 220  | 250  | 270  | μΑ        |
| I <sub>ON</sub>          | ON leakage current.                                                                         | $V_{D\pm}$ = 0 V or 3.6 V<br>$V_{D1\pm}$ and $V_{D2\pm/-}$ = high-Z<br>Refer to On Leakage Figure                                                                                                                                                                     | -5.5 | 0.25 | 7.5  | μΑ        |
| Digital Charac           | teristics                                                                                   |                                                                                                                                                                                                                                                                       |      |      |      |           |
| V <sub>IH</sub>          | Input logic high                                                                            | SEL1, SEL2, OE                                                                                                                                                                                                                                                        | 1.4  |      |      | V         |
| $V_{IL}$                 | Input logic low                                                                             | SEL1, SEL2, OE                                                                                                                                                                                                                                                        |      |      | 0.5  | V         |
| V <sub>OL</sub>          | Output logic low                                                                            | FLT<br>I <sub>OL</sub> = 3 mA                                                                                                                                                                                                                                         |      |      | 0.4  | V         |
| I <sub>IH</sub>          | Input high leakage current                                                                  | SEL1, SEL2, $\overline{\text{OE}}$ = 1.8 V, V <sub>CC</sub>                                                                                                                                                                                                           | -1   | 1    | 5    | μА        |
| I <sub>IL</sub>          | Input low leakage current                                                                   | SEL1, SEL2, $\overline{OE} = 0 \text{ V}$                                                                                                                                                                                                                             | -1   | ±0.2 | 5    | μА        |
| R <sub>PD</sub>          | Internal pull-down resistor on digital input pins                                           |                                                                                                                                                                                                                                                                       |      | 6    |      | $M\Omega$ |
| $C_{l}$                  | Digital input capacitance                                                                   | SEL1, SEL2 = 0 V, 1.8 V or VCC f = 1 MHz                                                                                                                                                                                                                              |      | 4    |      | pF        |
| Protection               |                                                                                             |                                                                                                                                                                                                                                                                       |      |      |      |           |
| $V_{OVP\_TH}$            | OVP positive threshold                                                                      |                                                                                                                                                                                                                                                                       | 4.4  | 4.8  | 5.2  | V         |
| V <sub>OVP_HYST</sub>    | OVP threshold hysteresis                                                                    |                                                                                                                                                                                                                                                                       | 125  | 250  | 440  | mV        |
| V <sub>CLAMP_</sub> v    | Maximum voltage to appear on D1± and D2± pins during OVP scenario (TS5USBC412, TS5USBC412I) | $\begin{aligned} &V_{D\pm} = 0 \text{ to } 24 \text{ V} \\ &t_{RISE} \text{ and } t_{FALL} (10\% \text{ to } 90 \text{ \%}) = \\ &100 \text{ ns} \\ &R_L = \text{Open} \\ &\underline{\text{Switch on or off}} \\ &\overline{\text{OE}} = 0 \text{ V} \end{aligned}$  |      |      | 11.2 | V         |
| V <sub>CLAMP_V</sub>     | Maximum voltage to appear on D1± and D2± pins during OVP scenario (TS5USBC412, TS5USBC412I) | $\begin{aligned} &V_{D\pm} = 0 \text{ to } 24 \text{ V} \\ &t_{RISE} \text{ and } t_{FALL} (10\% \text{ to } 90 \text{ \%}) = \\ &100 \text{ ns} \\ &R_L = 50\Omega \\ &\underline{\text{Switch on or off}} \\ &\overline{\text{OE}} = 0 \text{ V} \end{aligned}$     |      |      | 10.8 | V         |
| V <sub>CLAMP_</sub> v    | Maximum voltage to appear on D1± and D2± pins during OVP scenario (TS5USBC410, TS5USBC410I) | $\begin{aligned} &V_{D\pm} = 0 \text{ to } 20 \text{ V} \\ &t_{RISE} \text{ and } t_{FALL} (10\% \text{ to } 90 \text{ \%}) = \\ &100 \text{ ns} \\ &R_L = \text{Open} \\ &\underline{\text{Switch on or off}} \\ &\overline{\text{OE}} = 0 \text{ V} \end{aligned}$  |      |      | 10.8 | V         |
| V <sub>CLAMP_</sub> v    | Maximum voltage to appear on D1± and D2± pins during OVP scenario (TS5USBC410, TS5USBC410I) | $V_{D\pm} = 0 \text{ to } 20 \text{ V}$ $t_{RISE} \text{ and } t_{FALL} (10\% \text{ to } 90 \text{ \%}) =$ $100 \text{ ns}$ $R_{L} = 50\Omega$ $Switch \text{ on or off}$ $\overline{OE} = 0 \text{ V}$                                                              |      |      | 9.8  | V         |

Submit Documentation Feedback



# **Electrical Characteristics (continued)**

 $T_A = -40$ °C to +85°C (Industrial),  $T_A = 0$ °C to 70°C (Standard),  $V_{CC} = 2.3$  V to 5.5 V, GND = 0 V, Typical values are at  $V_{CC} = 3.3$  V,  $T_A = 25$ °C, (unless otherwise noted)

|                      | PARAMETER                                                           | TEST CONDITIONS                                                                                                                                                                                                                                    | MIN | TYP | MAX | UNIT |
|----------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>CLAMP_T</sub> | Maximum OVP transient duration above 5 V (TS5USBC412, TS5USBC412I). | $\begin{split} &V_{D\pm}=0\text{ to }24\text{ V}\\ &t_{RISE}\text{ and }t_{FALL}(10\%\text{ to }90\text{ \%})=\\ &100\text{ ns}\\ &R_L=\text{Open }C_L=10\text{pF}\\ &\underline{Switch}\text{ on or off}\\ &\overline{OE}=0\text{ V} \end{split}$ |     | 75  | 100 | ns   |
| V <sub>CLAMP_T</sub> | Maximum OVP transient duration above 5 V (TS5USBC412, TS5USBC412I)  | $\begin{split} &V_{D\pm}=0\text{ to }24\text{ V}\\ &t_{RISE}\text{ and }t_{FALL}(10\%\text{ to }90\text{ \%})=\\ &100\text{ ns}\\ &R_L=50\OmegaC_L=10\text{pF}\\ &\underline{Switch}\text{ on or off}\\ &\overline{OE}=0\text{ V} \end{split}$     |     | 68  | 95  | ns   |
| V <sub>CLAMP_T</sub> | Maximum OVP transient duration above 5 V (TS5USBC410, TS5USBC410I)  | $\begin{split} &V_{D\pm}=0\text{ to }20\text{ V}\\ &t_{RISE}\text{ and }t_{FALL}(10\%\text{ to }90\text{ \%})=\\ &100\text{ ns}\\ &R_L=\text{Open }C_L=10\text{pF}\\ &\underline{Switch}\text{ on or off}\\ &\overline{OE}=0\text{ V} \end{split}$ |     | 64  | 100 | ns   |
| V <sub>CLAMP_T</sub> | Maximum OVP transient duration above 5 V (TS5USBC410, TS5USBC410l)  | $\begin{split} &V_{D\pm}=0\text{ to }20\text{ V}\\ &t_{RISE}\text{ and }t_{FALL}(10\%\text{ to }90\text{ \%})=\\ &100\text{ ns}\\ &R_L=50\OmegaC_L=10\text{pF}\\ &\underline{Switch}\text{ on or off}\\ &\overline{OE}=0\text{ V} \end{split}$     |     | 55  | 95  | ns   |
| t <sub>EN_OVP</sub>  | OVP enable time                                                     | $R_{PU}$ = 10 k $\Omega$ to VCC ( $\overline{FLT}$ )<br>$C_L$ = 35 pF<br>Refer to OVP Timing Diagram<br>Figure                                                                                                                                     |     |     | 3   | μS   |
| t <sub>REC_OVP</sub> | OVP recovery time                                                   | $R_{PU}$ = 10 k $\Omega$ to VCC ( $\overline{FLT}$ )<br>$C_L$ = 35 pF<br>Refer to OVP Timing Diagram<br>Figure                                                                                                                                     |     |     | 5   | μ\$  |



# 6.6 Dynamic Characteristics

 $T_A = -40$ °C to +85°C (Industrial),  $T_A = 0$ °C to 70°C (Standard),  $V_{CC} = 2.3$  V to 5.5V, GND = 0V, Typical values are at  $V_{CC} = 3.3$  V,  $T_A = 25$ °C, (unless otherwise noted)

|                                                  | PARAMETER                                           | TEST CONDITION                                                                                                                                                                                                                                    | IS                         | MIN | TYP  | MAX | UNIT |
|--------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----|------|-----|------|
|                                                  | D+, D- off capacitance                              | $\frac{V_{D+/-}}{OE} = 0 \text{ or } 3.3 \text{ V},$<br>$\frac{V_{D+/-}}{OE} = V_{CC}$<br>$\frac{V_{D+/-}}{OE} = V_{CC}$                                                                                                                          | Switch OFF                 | 1.2 | 1.6  | 3.2 | pF   |
| C <sub>OFF</sub> C <sub>ON</sub> C <sub>ON</sub> | D1+, D1-, D2+, D2- off capacitance                  | $\begin{array}{l} V_{D\text{-}\text{f}-} = 0 \text{ or } 3.3 \text{ V}, \\ \overline{\text{OE}} = V_{CC} \text{ or } \overline{\text{OE}} = 0 \text{V with SEL1}, \\ \text{SEL2 (switch not selected)} \\ \text{f} = 240 \text{ MHz} \end{array}$ | Switch OFF or not selected | 1.2 | 1.5  | 3.0 | pF   |
| C <sub>ON</sub>                                  | IO pins ON capacitance<br>(TS5USBC412, TS5USBC412I) | $V_{D+/-} = 0 \text{ or } 3.3 \text{ V},$<br>f = 240 MHz                                                                                                                                                                                          | Switch ON                  | 2.0 | 2.5  | 3.9 | pF   |
| C <sub>ON</sub>                                  | IO pins ON capacitance<br>(TS5USBC410, TS5USBC410I) | V <sub>D+/-</sub> = 0 or 3.3 V,<br>f = 240 MHz                                                                                                                                                                                                    | Switch ON                  | 2.0 | 2.7  | 4   | pF   |
|                                                  | Differential off isolation                          | RL = $50 \Omega$<br>CL = $5 pF$<br>f = $100 kHz$<br>Refer to Off Isolation Figure                                                                                                                                                                 | Switch OFF                 |     | -95  |     | dB   |
| O <sub>ISO</sub>                                 |                                                     | RL = $50 \Omega$<br>CL = $5 pF$<br>f = $240 MHz$<br>Refer to Off Isolation Figure                                                                                                                                                                 | Switch OFF                 |     | -25  |     | dB   |
| X <sub>TALK</sub>                                | Channel to Channel crosstalk                        | RL = $50 \Omega$<br>CL = $5 pF$<br>f = $100 kHz$<br>Refer to Crosstalk Figure                                                                                                                                                                     | Switch ON                  |     | -90  |     | dB   |
| BW                                               | Bandwidth<br>(TS5USBC412, TS5USBC412I)              | RL = 50 Ω; Refer to BW and Insertion Loss Figure                                                                                                                                                                                                  | Switch ON                  |     | 1.2  |     | GHz  |
| BW                                               | Bandwidth<br>(TS5USBC410, TS5USBC410I)              | RL = $50 \Omega$ ; Refer to BW and Insertion Loss Figure                                                                                                                                                                                          | Switch ON                  |     | 1.1  |     | GHz  |
| I <sub>LOSS</sub>                                | Insertion loss                                      | RL = $50 \Omega$<br>f = $240 \text{ MHz}$ ; Refer to BW and<br>Insertion Loss Figure                                                                                                                                                              | Switch ON                  |     | -0.8 |     | dB   |

# 6.7 Timing Requirements

 $T_A = -40$ °C to +85°C (Industrial), TA = 0°C to 70°C (Standard),  $V_{CC} = 2.3$  V to 5.5V, GND = 0V, Typical values are at  $V_{CC} = 3.3$  V,  $T_A = 25$ °C, (unless otherwisenoted)

|                    | PARAMETER                                                        | TEST CONDIT                                                 | MIN                                                              | NOM | MAX  | UNIT |    |
|--------------------|------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------|-----|------|------|----|
| t <sub>SWITC</sub> | Switching time between channels (SEL1, SEL2 to output)           | V <sub>D+/-</sub> = 0.8 V<br>Refer to Tswitch Timing Figure |                                                                  |     | 0.8  | 2.5  | μs |
| t <sub>ON</sub>    | Device turn on time ( $\overline{OE}$ to output).                | V <sub>D+/-</sub> = 0.8 V<br>Refer to Ton and Toff Figure   | $R_L = 50 \Omega,$<br>$C_L = 5 pF,$<br>$V_{CC} = 2.3 V to 5.5 V$ |     | 84   | 250  | μs |
| t <sub>OFF</sub>   | Device turn off time (OE to output)                              | V <sub>D+/-</sub> = 0.8 V<br>Refer to Ton and Toff Figure   | VCC = 2.3 V 10 3.3 V                                             |     | 0.75 | 1    | μs |
| t <sub>SK(P)</sub> | Skew of opposite transitions of same output (between D+ and D-). | V <sub>D+/-</sub> = 0.4 V<br>Refer to Tsk Figure            | $R_L = 50 \Omega,$<br>$C_L = 1 pF,$<br>$V_{CC} = 2.3 V to 5.5 V$ |     | 11   | 50   | ps |
| t <sub>PD</sub>    | Propagation delay.                                               | f - 240  MHz                                                | $R_L = 50 \Omega,$ $C_L = 5 pF,$ $V_{CC} = 2.3 V to 5.5 V$       |     | 150  | 230  | ps |

Submit Documentation Feedback



## 6.8 Typical Characteristics



# 7 Parameter Measurement Information



Channel ON,  $R_{ON} = V/I_{SINK}$ 

Figure 5. ON-State Resistance (R<sub>ON</sub>)



Figure 6. Off Leakage



Figure 7. On Leakage



- (1) All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_r < 500$  ps,  $t_f < 500$  ps.
- (2) C<sub>L</sub> includes probe and jig capacitance.

Figure 8. t<sub>SWITCH</sub> Timing



# **Parameter Measurement Information (continued)**



- (1) All input pulses are supplied by generators having the following characteristics: PRR = 10 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_r$  < 500 ps,  $t_f$  < 500 ps.
- (2) C<sub>L</sub> includes probe and jig capacitance.

Figure 9.  $t_{ON}$ ,  $t_{OFF}$  for  $\overline{OE}$ 



Figure 10. Off Isolation



Figure 11. Cross Talk

Copyright © 2018, Texas Instruments Incorporated



# **Parameter Measurement Information (continued)**



Figure 12. BW and Insertion Loss



Figure 13.  $t_{\text{EN\_OVP}}$  and  $t_{\text{DIS\_OVP}}$  Timing Diagram



- (1) All input pulses are supplied by generators having the following characteristics: PRR = 240 MHz,  $Z_O = 50 \Omega$ ,  $t_r < 500$  ps,  $t_f < 500$  ps.
- (2) C<sub>L</sub> includes probe and jig capacitance.

Figure 14. t<sub>PD</sub>



# **Parameter Measurement Information (continued)**



- (1) All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_r < 500$  ps,  $t_f < 500$  ps.
- (2) C<sub>L</sub> includes probe and jig capacitance.

Figure 15. t<sub>SK</sub>

Copyright © 2018, Texas Instruments Incorporated

## 8 Detailed Description

#### 8.1 Overview

The TS5USBC41 is a bidirectional low-power dual port, high-speed, USB 2.0 analog switch with integrated protection for USB Type-C systems. The device is configured as a dual 2:1 or 1:2 switch and is optimized for handling the USB 2.0 D+/- lines in a USB Type-C system as shown in Figure 16.



Figure 16. USB Type-C Connector Pinout

The TS5USBC41 also works in traditional USB systems that need protection from fault conditions such as automotive and applications that require higher voltage charging. The device maintains excellent signal integrity through the optimization of both  $R_{ON}$  and BW while protecting the system with 20 V (TS5USBC410) and 24 V (TS5USBC412) OVP protection. The OVP implementation is designed to protect sensitive system components behind the switch that cannot survive a fault condition where VBUS is shorted to the D+ and D- pins on the connector.

# 8.2 Functional Block Diagram





## 8.3 Feature Description

### 8.3.1 Powered-off Protection

When the TS5USBC41 is powered off the I/Os of the device remain in a high-Z state. The crosstalk, off-isolation, and leakage remain within the *Electrical Specifications*.

This prevents errant voltages from reaching the rest of the system and maintains isolation when the system is powering up.

### 8.3.2 Overvoltage Protection

The OVP of the TS5USBC41 is designed to protect the system from D+/- shorts to VBUS at the USB and USB Type-C connector. Figure 17 depicts a moisture short that would cause high voltage (20 V for TS5USBC410 or 20 V for TS5USBC412) to appear on an existing USB solution that could pass through the device and damage components behind the device.



Figure 17. Existing Solution Being Damaged by a Short

Copyright © 2018, Texas Instruments Incorporated



# **Feature Description (continued)**

The TS5USBC41 will open the switches and protect the rest of the system by blocking the 20 V / 24 V as depicted in Figure 18.



Figure 18. Protecting During a 20-V / 24-V Short

Figure 19 is a waveform showing the voltage on the pins during an over-voltage scenario.



Figure 19. Overvoltage Protection Waveform



# 8.4 Device Functional Modes

## 8.4.1 Pin Functions

**Table 1. Function Table** 

| ŌĒ | SEL1 | SEL2 | D- Connection | D+ Connection |
|----|------|------|---------------|---------------|
| Н  | X    | X    | High-Z        | High-Z        |
| L  | L    | L    | D- to D1-     | D+ to D1+     |
| L  | L    | Н    | D- to D1-     | D+ to D2+     |
| L  | Н    | L    | D- to D2-     | D+ to D1+     |
| L  | Н    | Н    | D- to D2-     | D+ to D2+     |

Product Folder Links: TS5USBC41

# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

There are many USB applications in which the USB hubs or controllers have a limited number of USB I/Os or need to route signals from a single USB connector. The TS5USBC41 solution can effectively expand the limited USB I/Os by switching between multiple USB buses to interface them to a single USB hub or controller or route signals from on connector to two different locations. With independent control of the two switches using SEL1 and SEL2, TS5USBC41 can be used to cross switch single ended signals.

# 9.2 Typical Application

TS5USBC41 USB/UART switch. The TS5USBC41 is used to switch signals between the USB path, which goes to the baseband or application processor, or the UART path, which goes to debug port. The TS5USBC41 has internal 6-M $\Omega$  pull-down resistors on SEL1, SEL2, and  $\overline{\text{OE}}$ . The pull-down on SEL1 and SEL2 pins ensure the D1+/D1- channel is selected by default. The pull-down on  $\overline{\text{OE}}$  enables the switch when power is applied.



Figure 20. Typical Application

#### 9.2.1 Design Requirements

Design requirements of USB 1.0,1.1, and 2.0 standards must be followed. The TS5USBC41 has internal 6-M $\Omega$  pulldown resistors on SEL1, SEL2, and  $\overline{\text{OE}}$ , so no external resistors are required on the logic pins. The internal pull-down resistor on SEL1 and SEL2 pins ensures the D1+ and D1- channels are selected by default. The internal pull-down resistor on  $\overline{\text{OE}}$  enables the switch when power is applied to VCC.

#### 9.2.2 Detailed Design Procedure

The TS5USBC41 can be properly operated without any external components. However, TI recommends that unused pins must be connected to ground through a  $50-\Omega$  resistor to prevent signal reflections back into the device. TI does recommend a 100-nF bypass capacitor placed close to TS5USBC41 VCC pin.

Product Folder Links: TS5USBC41



# **Typical Application (continued)**

## 9.2.3 Application Curves



# 10 Power Supply Recommendations

Power to the device is supplied through the VCC pin and must follow the USB 1.0, 1.1, and 2.0 standards. TI recommends placing a 100 nF bypass capacitor as close to the supply pin VCC as possible to help smooth out lower frequency noise to provide better load regulation across the frequency spectrum.

Copyright © 2018, Texas Instruments Incorporated

# 11 Layout

### 11.1 Layout Guidelines

- Place supply bypass capacitors as close to VCC pin as possible and avoid placing the bypass caps near the D± traces.
- 2. The high-speed D± must match and be no more than 4 inches long; otherwise, the eye diagram performance may be degraded. A high-speed USB connection is made through a shielded, twisted pair cable with a differential characteristic impedance. In layout, the impedance of D+ and D- traces must match the cable characteristic differential impedance for optimal performance.
- 3. Route the high-speed USB signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended.
- 4. When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities.
- 5. Do not route USB traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices or ICs that use or duplicate clock signals.
- 6. Avoid stubs on the high-speed USB signals due to signal reflections. If a stub is unavoidable, then the stub must be less than 200 mm.
- 7. Route all high-speed USB signal traces over continuous GND planes, with no interruptions.
- 8. Avoid crossing over anti-etch, commonly found with plane splits.
- 9. Due to high frequencies associated with the USB, a printed circuit board with at least four layers is recommended; two signal layers separated by a ground and power layer as shown in Figure 23.



Figure 23. Four-Layer Board Stack-Up

The majority of signal traces must run on a single layer, preferably Signal 1. Immediately next to this layer must be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies.

Product Folder Links: TS5USBC41



# 11.2 Layout Example

# **Example 4 layer PCB Stackup**

| Top Layer 1 (Signal1)    |
|--------------------------|
| Inner Layer 2 (GND)      |
| Inner Layer 3 (VCC)      |
| Bottom Layer 4 (Signal2) |

- Via to layer 2 (GND)
- Via to layer 3 (VCC)
- Via to layer 4 (Signal)



Figure 24. Layout Example



# 12 Device and Documentation Support

### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- USB 2.0 Board Design and Layout Guidelines
- High-Speed Layout Guidelines Application Report
- High-Speed Interface Layout Guidelines

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

USB Type-C is a trademark of USB Implementers Forum.

All other trademarks are the property of their respective owners.

### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TS5USBC41





27-Jun-2018

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|----------------------|---------|
| TS5USBC410IYFFR  | ACTIVE | DSBGA        | YFF                | 12   | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM | -40 to 85    | TU41                 | Samples |
| TS5USBC410IYFFT  | ACTIVE | DSBGA        | YFF                | 12   | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM | -40 to 85    | TU41                 | Samples |
| TS5USBC410YFFR   | ACTIVE | DSBGA        | YFF                | 12   | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM | 0 to 70      | TU41                 | Samples |
| TS5USBC410YFFT   | ACTIVE | DSBGA        | YFF                | 12   | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM | 0 to 70      | TU41                 | Samples |
| TS5USBC412IYFFR  | ACTIVE | DSBGA        | YFF                | 12   | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM | -40 to 85    | TU41                 | Samples |
| TS5USBC412IYFFT  | ACTIVE | DSBGA        | YFF                | 12   | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM | -40 to 85    | TU41                 | Samples |
| TS5USBC412YFFR   | ACTIVE | DSBGA        | YFF                | 12   | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM | 0 to 70      | TU41                 | Samples |
| TS5USBC412YFFT   | ACTIVE | DSBGA        | YFF                | 12   | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-1-260C-UNLIM | 0 to 70      | TU41                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# PACKAGE OPTION ADDENDUM

27-Jun-2018

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 28-Jun-2018

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TS5USBC410IYFFR | DSBGA           | YFF                | 12 | 3000 | 180.0                    | 8.4                      | 1.38       | 1.76       | 0.77       | 4.0        | 8.0       | Q2               |
| TS5USBC410IYFFT | DSBGA           | YFF                | 12 | 250  | 180.0                    | 8.4                      | 1.38       | 1.76       | 0.77       | 4.0        | 8.0       | Q2               |
| TS5USBC410YFFR  | DSBGA           | YFF                | 12 | 3000 | 180.0                    | 8.4                      | 1.38       | 1.76       | 0.77       | 4.0        | 8.0       | Q2               |
| TS5USBC410YFFT  | DSBGA           | YFF                | 12 | 250  | 180.0                    | 8.4                      | 1.38       | 1.76       | 0.77       | 4.0        | 8.0       | Q2               |
| TS5USBC412IYFFR | DSBGA           | YFF                | 12 | 3000 | 180.0                    | 8.4                      | 1.38       | 1.76       | 0.77       | 4.0        | 8.0       | Q2               |
| TS5USBC412IYFFT | DSBGA           | YFF                | 12 | 250  | 180.0                    | 8.4                      | 1.38       | 1.76       | 0.77       | 4.0        | 8.0       | Q2               |
| TS5USBC412YFFR  | DSBGA           | YFF                | 12 | 3000 | 180.0                    | 8.4                      | 1.38       | 1.76       | 0.77       | 4.0        | 8.0       | Q2               |
| TS5USBC412YFFT  | DSBGA           | YFF                | 12 | 250  | 180.0                    | 8.4                      | 1.38       | 1.76       | 0.77       | 4.0        | 8.0       | Q2               |

www.ti.com 28-Jun-2018



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TS5USBC410IYFFR | DSBGA        | YFF             | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| TS5USBC410IYFFT | DSBGA        | YFF             | 12   | 250  | 182.0       | 182.0      | 20.0        |
| TS5USBC410YFFR  | DSBGA        | YFF             | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| TS5USBC410YFFT  | DSBGA        | YFF             | 12   | 250  | 182.0       | 182.0      | 20.0        |
| TS5USBC412IYFFR | DSBGA        | YFF             | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| TS5USBC412IYFFT | DSBGA        | YFF             | 12   | 250  | 182.0       | 182.0      | 20.0        |
| TS5USBC412YFFR  | DSBGA        | YFF             | 12   | 3000 | 182.0       | 182.0      | 20.0        |
| TS5USBC412YFFT  | DSBGA        | YFF             | 12   | 250  | 182.0       | 182.0      | 20.0        |



DIE SIZE BALL GRID ARRAY



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.