

# TS27C64A

# 64K (8K x 8) CMOS UV EPROM - OTPROM

- FAST ACCESS TIME : 200 ns.
- COMPATIBLE WITH HIGH SPEED MICRO-PROCESSORS, ZERO WAIT STATE.
- 28-PIN JEDEC APPROVED PIN-OUT.
- LOW POWER CONSUMPTION :
  - ACTIVE 30mA Max
  - STANDBY 100µA Max
- PROGRAMMING VOLTAGE : 12.5V.
- HIGH SPEED PROGRAMMING (< 1 minute).</p>
- ELECTRONIC SIGNATURE.



#### Figure 1 : Pin Connection

#### Vcc Vpp [] 1 28 h 27 1 PGM A12 [ 2 Δ7 [3 26 NC A6 (4 25 A8 Α5 d 5 24 A9 23 A11 Α4 ſ 6 22 ] OE A3 07 21 A10 A2 d 8 20 CE A1 ۵ 9 07 **A**0 ď 10 19 🕴 00 1 11 18 h 06 01 ď 12 17 [] 05 d 13 02 16 04 15 h GND đ 14 03 VR000848 A12 Vpp Vcc Vcc NC 29 A6 48 4 Α5 26 Α9 000 27 A4 A11 A3 NC 8 26 OE A2 25 0 A1 A10 24 AO 11 23 Ь CE 07 NC 12 21 06 00 vamera

#### DESCRIPTION

The TS27C64A is a high speed 65,536 bit UV erasable and electrically reprogrammable EPROM ideally suited for applications where fast turn-around and pattern experimentation are important requirements.

The TS27C64A is housed in a 28 pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

In order to meet production requirements (cost effective solution or SMD), this product is also offered in a plastic package, either Plastic DIL or PLCC, for One Time Programming only.

#### **PIN FUNCTIONS**

| A0-A12 | ADDRESS       |
|--------|---------------|
| CE     | CHIP ENABLE   |
| ŌĒ     | OUTPUT ENABLE |
| 00-07  | OUTPUTS       |
| PGM    | PROGRAM       |
| NC     | NON CONNECTED |

# Figure 2 : Block Diagram



#### **ABSOLUTE MAXIMUM RATINGS** (1)

| Symbol                         | Parameters                                              | Values                                                     | Unit |
|--------------------------------|---------------------------------------------------------|------------------------------------------------------------|------|
| Т <sub>АМВ</sub>               | Operating temperature range<br>TS27C64ACQ<br>TS27C64AVQ | T <sub>L</sub> to T <sub>H</sub><br>0 to +70<br>-40 to +85 | °C   |
| T <sub>STG</sub>               | Storage temperature range                               | -65 to +125                                                | °C   |
| V <sub>PP</sub> <sup>(2)</sup> | Supply voltage                                          | -0.6 to +14                                                | V    |
| VIN <sup>(2)</sup>             | Input voltages A9<br>Except V <sub>PP</sub> , A9        | -0.6 to +13.5<br>-0.6 to 6.25                              | V    |
| PD                             | Max power dissipation                                   | 1.5                                                        | W    |
|                                | Lead temperature<br>(Soldering : 10 seconds)            | +300                                                       | °C   |

NOTES : 1. "Maximum ratings" are those values beyond which the safety of the device cannot be guaranteed. Except to "Operating temperature range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical characteristics" provides conditions for actual device operation.

2. With respect to GND.

#### **OPERATING MODES**

|                                     | PINS |     |                   |     |     |     |              |
|-------------------------------------|------|-----|-------------------|-----|-----|-----|--------------|
| MODE                                | CE   | OE  | <b>A</b> 9        | PGM | Vpp | Vcc | OUT-<br>PUTS |
| READ                                | VIL  | VIL | X                 | ViH | Vcc | Vcc | Dout         |
| OUTPUT DISABLE                      | VIL  | ViH | X                 | ViH | Vcc | Vcc | HIGH Z       |
| STANDBY                             | VIH  | X   | Х                 | Х   | Vcc | Vcc | HIGH Z       |
| HIGH SPEED PROGRAMMING              | VIL  | Vін | X                 | VIL | Vpp | Vcc | DIN          |
| PROGRAM VERIFY                      | VIL  | VIL | X                 | ViH | Vpp | Vcc | Dout         |
| PROGRAM INHIBIT                     | ViH  | X   | X                 | X   | Vpp | Vcc | HIGH Z       |
| ELECTRONIC SIGNATURE <sup>(3)</sup> | VIL  | VIL | VH <sup>(2)</sup> | Viн | Vcc | Vcc | CODE         |

NOTES : 1. X can be either VIL or VIH.

2.  $V_{H} = 12.0V \pm 0.5V$ .

3. All address lines at V<sub>IL</sub> except A9 and A0 that is toggled from V<sub>IL</sub> (manufacturer code : 9B) to V<sub>IH</sub> (type code : 08).



# **READ OPERATION**

#### DC CHARACTERISTICS

 $(T_{AMB} = T_L \text{ to } T_H, V_{CC} = 5V \pm 10\%, V_{SS} = 0V.$  Unless otherwise specified) <sup>(5)</sup>

| Symbol | Paramotor                                        | Test Conditions                                                                                   |                             | Unit               |                   |      |
|--------|--------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------|--------------------|-------------------|------|
| Symbol | Falalletei                                       | rest conditions                                                                                   | Min                         | Typ <sup>(1)</sup> | Max               | Unit |
| lu     | Input Load Current                               | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                          |                             |                    | 10                | μΑ   |
| ILO    | Output Leakage Current                           | $\frac{V_{OUT} = V_{CC} \text{ or } V_{SS}}{CE} = V_{IH}$                                         |                             |                    | 10                | μA   |
| Vpp    | VPP Read voltage                                 |                                                                                                   | V <sub>CC</sub> - 0.7       |                    | Vcc               | V    |
| VIL    | Input Low Voltage                                |                                                                                                   | -0.1                        |                    | 0.8               | V    |
| VIH    | Input High Voltage                               |                                                                                                   | 2.0                         |                    | V <sub>cc+1</sub> | V    |
| Vol    | Output Low Voltage                               | I <sub>OL</sub> = 2.1 mA<br>I <sub>OL</sub> = 0 μA                                                |                             |                    | 0.45<br>0.1       | V    |
| Vон    | Output High Voltage                              | l <sub>OH</sub> = -400 μA<br>l <sub>OH</sub> = 0 μA                                               | 2.4<br>V <sub>CC</sub> -0.1 |                    |                   | v    |
| Icc2   | V <sub>CC</sub> Supply Active Current TTL Levels | $\overline{CE} = \overline{OE} = V_{IL}, Inputs = V_{IH}$<br>or<br>$V_{IL}, f = 5 MHz, I/O = 0mA$ |                             | 10                 | 30                | mA   |
| ICCSB1 | V <sub>CC</sub> Supply Standby Current           | ČE = VIH                                                                                          |                             | 0.5                | 1                 | mA   |
| ICCSB2 | V <sub>CC</sub> Supply Standby Current           | $\overline{CE} = V_{CC}$                                                                          |                             | 10                 | 100               | μΑ   |
| IPP1   | VPP Read Current                                 | $V_{PP} = V_{CC} = 5.5V$                                                                          |                             |                    | 100               | μA   |

NOTE : 1. Typical conditions are for operation at : TAMB = +25°C, V<sub>CC</sub> = 5V, V<sub>PP</sub> = V<sub>CC</sub> and V<sub>SS</sub> = 0V

# AC CHARACTERISTICS<sup>(1)</sup>

 $(T_{AMB} = T_L \text{ to } T_H)^{(5)}$ 

|                                  |                                                                    |            |               |     | 270 | 64A |     |     |      |
|----------------------------------|--------------------------------------------------------------------|------------|---------------|-----|-----|-----|-----|-----|------|
| Symbol                           | Parameter                                                          | condition  | condition -20 |     | -25 |     | -30 |     | Unit |
|                                  |                                                                    |            | Min           | Max | Min | Max | Min | Max |      |
| tacc                             | Address to Output Delay                                            | CE= OE=VIL |               | 200 |     | 250 |     | 300 | ns   |
| tCE                              | CE to Output Delay                                                 | OE=VIL     |               | 200 |     | 250 |     | 300 | ns   |
| toe                              | OE to Output Delay                                                 | CE=VIL     |               | 80  |     | 100 |     | 120 | ns   |
| t <sub>DF</sub> <sup>(2,4)</sup> | OE or CE High to Output<br>Float                                   |            | 0             | 50  | 0   | 60  | 0   | 105 | ns   |
| tон                              | Output Hold from<br>Address, CE or OE Which-<br>ever occured first | CE= OE=VIL | 0             |     | 0   |     | 0   |     | ns   |

#### CAPACITANCE

 $T_{AMB} = +25^{\circ}C$ , f = 1 MHz (Note 3)

| Symbol | Parameter          | Test Condition        | Min | Тур.(2) | Max | Unit |
|--------|--------------------|-----------------------|-----|---------|-----|------|
| CIN    | Input Capacitance  | V <sub>IN</sub> = 0V  |     | 4       | 6   | pF   |
| Соит   | Output Capacitance | V <sub>OUT</sub> = 0V |     | 8       | 12  | pF   |

NOTES : 1. Vcc must be applied at the same time or before VPP and removed after or at the same time as VPP. VPP may be connected to Vcc except during program.

2. The top compare level is determined as follows :

High to THREE-STATE, the measured  $V_{OH}{}^{(DC)}$  -0.1V Low to THREE-STATE the measured  $V_{OL}{}^{(DC)}$  + 0.1V.

Capacitance is guaranteed by periodic testing. T<sub>AMB</sub> = +25°C, f=1MHz.
T<sub>DF</sub>, is specified from OE or CE whichever occurs first. This parameter is only sampled and not 100 % tested.

5. All parameters are specified at  $V_{CC}$  = 5V ± 5% for 27C64-20X, 27C64-25X and 27C64-30X.



# TS27C64A

# **READ OPERATION** (Continued)

### AC TEST CONDITIONS

| Input Rise and Fall Times | : | ≤ 20 ns       |
|---------------------------|---|---------------|
| Input pulse levels        | 1 | 0.45V to 2.4V |

#### Figure 3 : AC Testing Input/Output Waveform

 Timing Measurement Reference Level : Inputs: 0.8V and 2V - Outputs: 0.8V and 2V





# Figure 5 : AC Waveforms



NOTES : 1. Typical values are for TAMB = 25°C and nominal supply voltage.

- 2. This parameter is only sampled and not 100% tested.
- 3. OE may be delayed up to tacc tOE after the falling edge CE without impact on tacc.
- 4. tDF is specified from OE or CE whichever occurs first.

### **DEVICE OPERATION**

The seven modes of operation of the TS27C64A are listed in the Operating Modes table. A single 5V power supply is required in the read mode. All inputs are TTL levels except for VPP and A9 in electronic signature mode.

# READ MODE

The TS27C64A has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{CE}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{OE}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, address access time (t<sub>ACC</sub>) is equal to the delay from  $\overline{CE}$  (t<sub>CE</sub>). Data is available at the outputs after a delay of to<sub>E</sub> from the falling edge of  $\overline{OE}$ , assuming that  $\overline{CE}$  has been low and addresses have been stable for at least t<sub>ACC</sub>-to<sub>E</sub>.

### STANDBY MODE

The TS27C64A has a standby mode which reduces the maximum power dissipation to 5.5mW. The TS27C64A is placed in the standby mode by applying a TTL high signal to the CE input. When in standby mode, the outputs are in a high impedance state, independent of the OE input.

#### TWO LINE OUTPUT CONTROL

Because EPROMs are usually used in larger memory arrays, we have provided two control lines which accommodate this multiple memory connection. The two control lines allow for :

a) the lowest possible memory power dissipation,b) complete assurance that output bus contention will not occur.

To use these control lines most efficiently,  $\overline{CE}$  should be decoded and used as the primary device selecting function, while  $\overline{OE}$  should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is required from a particular memory device.

#### PROGRAMMING MODES

# Caution : Exceeding 14V on V<sub>PP</sub> will damage the TS27C64A.

Initially, (and after each erasure for UV EPROM), all bits of the TS27C64A are in the "1" state. Data

is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The TS27C64A is in the programming mode when the V<sub>PP</sub> input is at 12.5V and  $\overline{CE}$  and  $\overline{PGM}$ are both at TTL Low. To avoid damage to the device from spurious voltage transients, a 0.1  $\mu$ F filter capacitor must be placed accross V<sub>PP</sub>, V<sub>CC</sub> and ground. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

Programming of multiple TS27C64As in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the parallel TS27C64As may be connected together when they are programmed with the same data. A low level TTL pulse applied to the PGM input programs the paralleled TS27C64As.

# HIGH SPEED PROGRAMMING

The high speed programming algorithm described in the flowchart rapidly programs the TS27C64A using an efficient and reliable method particularly suited to the production programming environment. An individual device will take around 1 minute to program.

#### PROGRAM INHIBIT

Programming of multiple TS27C64As in parallel with different data is also easily accomplished by using the program inhibit mode. A high level on  $\overline{CE}$  or  $\overline{PGM}$  inputs inhibits the other TS27C64As from being programmed. Except for  $\overline{CE}$ , all like inputs (including  $\overline{OE}$ ) of the parallel TS27C64As may be common. A TTL low-level pulse applied to a TS27C64A  $\overline{CE}$  and  $\overline{PGM}$  inputs with VPP at 12.5V will program that TS27C64A.

#### PROGRAM VERIFY

A verify may be performed on the programmed bits to ensure that they were correctly programmed. The verify routine is performed with CE and OE at  $V_{IL}$ , PGM at  $V_{IH}$  and  $V_{PP}$  at 12.5V.

# ELECTRONIC SIGNATURE MODE

Electronic signature mode allows the reading out of a binary code that will identify the EPROM manufacturer and type.



This mode is intended for use with programming equipment in oder to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the  $25^{\circ}C \pm 5^{\circ}C$  ambient temperature range that is required when programming the TS27C64A. To activate this mode the programming equipment must force 11.5V to 12.5V on address line A9 of the TS27C64A. Two bytes may then be sequenced from the device outputs by toggling address line A0 from V<sub>IL</sub> to V<sub>IH</sub>. All other address lines must be held at V<sub>IL</sub> during electronic signature mode.

#### ERASING (applies for UV EPROM)

The TS27C64A is erased by exposure to high intensity ultraviolet light through the transparent window. This exposure discharges the floating gate to its initial state through induced photo current. It is recommended that the TS27C64A be kept out of direct sunlight. The UV content of sunlight may cause a partial erasure of some bits in a relatively short period of time. Direct sunlight can also cause temporary functional failure. Extended exposure to room level fluorescent light-

ing will also cause erasure. An opaque coating (paint, tape, label, etc.) should be placed over the package window if this product is to be operated under these lighting conditions. Covering the window also reduces  $l_{CC}$  due to photodiode currents. An ultraviolet source of 2537A yielding a total integrated dosage of 15 watt seconds/cm<sup>2</sup> is required. This will erase the part in approximately 15 to 20 minutes if a UV lamp with a 12,000  $\mu$ W/cm<sup>2</sup> power rating is used. The TS27C64A to be erased should be placed 1 inch from the lamp and no filters should be used.

An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at 1 inch. The erasure time is increased by the square of the distance (if the distance is doubled the erasure time goes up by a factor of 4). Lamps lose intensity as they age. When a lamp is changed, the distance, or the lamp is aged, the system should be checked to make certain full erasure is occuring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and system designs have been erroneously suspected when incomplete erasure was the basic problem.



**PROGRAMMING OPERATIONS**<sup>(1)</sup> (T<sub>AMB</sub> = 25  $\pm$  5°C, V<sub>CC</sub> = 6.0V  $\pm$  0.25V, V<sub>PP</sub> = 12.5V  $\pm$  0.3V)

# DC AND OPERATING CHARACTERISTICS

| Symbol           | Parameter                                            | Test condition                            |      | Unit |                     |      |
|------------------|------------------------------------------------------|-------------------------------------------|------|------|---------------------|------|
| Cymbol           | T drumeter                                           |                                           | Min  | Тур  | Max                 | UIII |
| h                | Input Current (all inputs)                           | VI = VIL or VIH                           |      |      | 10                  | μA   |
| VIL              | Input Low Level (all inputs)                         | · · ·                                     | -0.1 | ł    | 0.8                 | v    |
| Vін              | Input High Level                                     |                                           | 2.0  |      | V <sub>cc</sub> + 1 | V    |
| Vol              | Output Low voltage during verify                     | I <sub>OL</sub> = 2.1 mA                  |      |      | 0.45                | v    |
| Vон              | Output High voltage during verify                    | I <sub>OH</sub> = -400 µA                 | 2.4  |      |                     | V    |
| I <sub>CC3</sub> | V <sub>CC</sub> Supply current<br>(Program & Verify) |                                           |      |      | 30                  | mA   |
| IPP2             | VPP supply current (Program)                         | $\overline{CE} = V_{IL} = \overline{PGM}$ |      |      | 30                  | mA   |

# AC CHARACTERISTICS

| Symbol              | Symbol Parameter Test Condition     | Test Condition |      | Unit |       |    |
|---------------------|-------------------------------------|----------------|------|------|-------|----|
| Symbol              |                                     | Min            | Тур  | Max  | Onit  |    |
| tas                 | Address Set-up time                 |                | 2    |      |       | μs |
| tOES                | OE Set-up Time                      |                | 2    |      |       | μs |
| t <sub>DS</sub>     | Data Set-up Time                    |                | 2    |      |       | μs |
| tан                 | Address Hold time                   |                | 0    |      |       | μs |
| t <sub>DH</sub>     | Data Hold Time                      | ·              | 2    |      |       | μs |
| <b>t</b> DFP        | Output enable to output float delay |                | 0    |      | 130   | ns |
| tvps                | V <sub>PP</sub> set-up time         |                | 2    |      |       | μs |
| tvcs                | V <sub>CC</sub> set-up time         | ·              | 2    |      |       | μs |
| tew                 | PGM initial program pulse width     |                | 0.95 | 1.0  | 1.05  | ms |
| topw <sup>(2)</sup> | PGM overprogram pulse width         |                | 2.85 |      | 78.75 | ms |
| tCES                | CE set-up time                      |                | 2    |      |       | μs |
| toE                 | Data valid from OE                  |                |      |      | 150   | ns |

NOTES: 1. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.

2. topw is defined in flow chart.



# TS27C64A

# AC TEST CONDITIONS

| Input rise and fall times |    |               |
|---------------------------|----|---------------|
| (10% to 90%)              | 12 | ≤ 20ns        |
| Input pulse levels        | :  | 0.45V to 2.4V |

Timing reference levels : Inputs : 0.8V and 2.0V - Outputs : 0.8V and 2.0V





NOTES : 1. The input timing reference level is 0.8V for  $V_{IL}$  and 2.0V for  $V_{IH}.$ 

- 2.  $t_{\mathsf{DE}}$  and  $t_{\mathsf{DFP}}$  are characteristics of the device but must be accommodated by the programmer.
- 3. When programming the TS27C64A, a 0.1 μF capacitor is required across V<sub>PP</sub> and ground to suppress spurious voltage transients which can damage the device.





# Figure 7 : High Speed Programming Flow Chart

# **ORDERING INFORMATION - UV EPROM**

| Part Number    | Access Time | Supply Voltage | Temp. Range     | Package |
|----------------|-------------|----------------|-----------------|---------|
| TS27C64A-20XCQ | 200 ns      | 5V ± 5%        | 0°C to + 70°C   | FDIP-28 |
| TS27C64A-25XCQ | 250 ns      | 5V ± 5%        | 0°C to +70°C    | FDIP-28 |
| TS27C64A-30XCQ | 300 ns      | 5V ± 5%        | 0°C to + 70°C   | FDIP-28 |
| TS27C64A-20CQ  | 200 ns      | 5V ± 10%       | 0°C to + 70°C   | FDIP-28 |
| TS27C64A-25CQ  | 250 ns      | 5V ± 10%       | 0°C to + 70°C   | FDIP-28 |
| TS27C64A-30CQ  | 300 ns      | 5V ± 10%       | 0°C to + 70°C   | FDIP-28 |
| TS27C64A-20VQ  | 200 ns      | 5V ± 10%       | -40°C to + 85°C | FDIP-28 |
| TS27C64A-25VQ  | 250 ns      | 5V ± 10%       | -40°C to + 85°C | FDIP-28 |
| TS27C64A-30VQ  | 300 ns      | 5V ± 10%       | -40°C to + 85°C | FDIP-28 |

# PACKAGE MECHANICAL DATA

### Figure 8 : 28-PIN CERAMIC DIP BULL'S EYE





# **ORDERING INFORMATION - OTP ROM**

| Part Number      | Access Time | Supply Voltage | Temp. Range      | Package |
|------------------|-------------|----------------|------------------|---------|
| TS27C64A-20CP    | 200 ns      | 5V ± 10%       | 0°C to + 70°C    | PDIP28  |
| TS27C64A-25CP    | 250 ns      | 5V ± 10%       | 0°C to + 70°C    | PDIP28  |
| TS27C64A-20VP    | 200 ns      | 5V ± 10%       | -40°C to + 85°C  | PDIP28  |
| TS27C64A-25VP    | 250 ns      | 5V ± 10%       | -40°C to + 85°C  | PDIP28  |
| TS27C64A-35TP(1) | 350 ns      | 5V ± 10%       | -40°C to + 105°C | PDIP28  |
| TS27C64A-20CFN   | 200 ns      | 5V ± 10%       | 0°C to + 70°C    | PLCC32  |
| TS27C64A-25CFN   | 250 ns      | 5V ± 10%       | 0°C to + 70°C    | PLCC32  |
| TS27C64A-20VFN   | 200 ns      | 5V ± 10%       | -40°C to + 85°C  | PLCC32  |
| TS27C64A-25VFN   | 250 ns      | 5V ± 10%       | -40°C to + 85°C  | PLCC32  |

NOTE : Consult your nearest SGS-THOMSON sales office for availability of other combination.

(1) Specification available upon request.

#### PACKAGE MECHANICAL DATA - OTP ROM Figure 9 : 28-PIN PLASTIC DIP



# Figure 10 : PLCC32 32-LEAD PLASTIC LEADED CHIP CARRIER



