

TPS65300-Q1

www.ti.com

SLVSBB6B-MARCH 2012-REVISED APRIL 2012

# **3-MHz Step-Down Regulator and Triple Linear Regulators**

Check for Samples: TPS65300-Q1

## FEATURES

- Input VIN Range 5.6 V to 40 V, With Transients up to 45 V
- All Outputs Support Ceramic Output Capacitors for Stability
- Switch-Mode Regulator With Integrated High-Side Switch
  - Recommended Switch-Mode Frequency Range 2 MHz to 3 MHz
  - Overcurrent Protection and 1.2-A Peak Switch Current
- One Linear Regulators and Two Linear Regulator Controllers With 0.8-V ±1.5% Reference
- Status Indicator Output of IGN\_EN Input
- Soft Start on Ignition (IGN\_EN)/Enable Input (EN) Cycle
- External Clock Input for Synchronization
- Programmable Power-On-Reset Delay, Reset-Function Filter Timer for Fast Negative Transients
- Voltage Supervisor for the Following Supplies
   VREG, 3.3 V, 1.2 V
- Thermal Shutdown Protection for Excessive Power Dissipation
- Operating Junction Temperature Range: –40°C to 150°C
- Thermally Enhanced 24-Pin HTSSOP or 24-Pin QFN Package

## **APPLICATIONS**

- Power Supply for TMS570 Microcontrollers
- Power Supply for C28XXX DSP
- General-Purpose Power Supply for Automotive Applications
  - Microcontroller and DSP

## DESCRIPTION

The TPS65300-Q1 power supply is a combination of a single switch-mode buck power supply and three linear regulators. This is a monolithic high-voltage switching regulator with an integrated 1.2-A peak current switch, 45-V power MOSFET, and one lowvoltage linear regulator and two voltage-regulator controllers.

The device has a voltage supervisor which monitors the output of the switch-mode power supply, the 3.3-V linear regulator, and the 1.2-V linear regulator. An external timing capacitor is used to set the power-on delay and the release of the reset output nRST. This reset output is also used to indicate if the switchmode supply, the 3.3-V linear regulator supply, or the 1.2-V linear regulator supply is outside the set limits. The 5-V regulator tracks the 3.3-V linear regulator within the specified limits.

The TPS65300-Q1 has a switching frequency range from 2 MHz to 3 MHz, allowing the use of low-profile inductors and low-value input and output ceramic capacitors. External loop compensation gives the user the flexibility to optimize the converter response for the appropriate operating conditions.

This device has built-in protection features such as soft start on IGN\_EN ON or enables cycle, pulse-bypulse current limit, thermal sensing, and shutdown due to excessive power dissipation.



Figure 1. Typical Application Schematic

53

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# TPS65300-Q1



#### SLVSBB6B-MARCH 2012-REVISED APRIL 2012

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| TJ             | Package       | Orderable Part Number |
|----------------|---------------|-----------------------|
| -40°C to 125°C | 24-pin HTSSOP | TPS65300QPWPRQ1       |
|                | 24-pin QFN    | TPS65300QRHFRQ1       |

## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                              |                                                        | VALUE                    | UNIT |
|------------------------------|--------------------------------------------------------|--------------------------|------|
|                              | VIN, VIN_D                                             | -0.3 to 45               | V    |
|                              | BOOT                                                   | -0.3 to 50               | V    |
| Buck regulator               | РН                                                     | −1 to 45<br>−2 for 30 ns | V    |
|                              | VSENSE                                                 | –0.3 to 5.5              | V    |
|                              | IGN_EN                                                 | -0.3 to 45               | V    |
| Control                      | EN <sup>(2)</sup> , 3.3VSENSE, 1.2VSENSE, RT/CLK, VREG | -0.3 to 5.5              | V    |
|                              | 3.3VDRIVE, 1.2VDRIVE                                   | -0.3 to 8                | V    |
| Quitout                      | nRST, IGN_ST                                           | –0.3 to 5.5              | V    |
| Output                       | DELAY, COMP                                            | -0.3 to 7                | V    |
|                              | BOOT_LDO, 5V                                           | -0.3 to 9                | V    |
| Tomporatura                  | Operating junction temperature range, $T_J$            | -40 to 150               | °C   |
| Temperature                  | Storage temperature range, T <sub>stg</sub>            | –55 to 165               | °C   |
| Electrostatic discharge, HBM | ESD <sup>(2)</sup>                                     | ±2                       | kV   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The human body model is a 100-pF capacitor discharged through a 1.5-k $\Omega$  resistor into each pin.

## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                                                        | MIN | NOM MAX | UNIT |
|--------------------------------------------------------|-----|---------|------|
| VIN, VIN_D                                             | 5.6 | 40      | V    |
| BOOT                                                   | 5.6 | 48      | V    |
| PH                                                     | -1  | 40      | V    |
| IGN_EN                                                 | 0   | 40      | V    |
| EN, VSENSE, 3.3VSENSE, 1.2VSENSE, RT/CLK, nRST, IGN_ST | 0   | 5.25    | V    |
| VREG, 3.3VDRIVE, 1.2VDRIVE                             | 0   | 7.5     | V    |
| SS, DELAY, COMP                                        | 0   | 6.5     | V    |
| BOOT_LDO                                               | 0   | 8.1     | V    |
| Operating ambient temperature range, T <sub>A</sub>    | -40 | 125     | °C   |

### THERMAL INFORMATION

|                    |                                                             | TPS6    |         |      |
|--------------------|-------------------------------------------------------------|---------|---------|------|
|                    | THERMAL METRIC <sup>(1)</sup>                               | PWP     | RHF     | UNIT |
|                    |                                                             | 24 PINS | 24 PINS | -    |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 33.6    | 30.4    | °C/W |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 16.6    | 30.8    | °C/W |
| θ <sub>JB</sub>    | Junction-to-board thermal resistance <sup>(4)</sup>         | 14.5    | 8.9     | °C/W |
| Ψ <sub>JT</sub>    | Junction-to-top characterization parameter <sup>(5)</sup>   | 0.4     | 0.3     | °C/W |
| Ψјв                | Junction-to-board characterization parameter <sup>(6)</sup> | 14.3    | 9       | °C/W |
| $\theta_{JCbot}$   | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | 1.3     | 1.6     | °C/W |

For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. (1)

The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as (2) specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted (5) from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7). The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted

(6) from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific (7) JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

## **DC CHARACTERISTICS**

VIN = 6 V to 27 V, IGN\_EN = VIN,  $T_1 = -40^{\circ}$ C to 150°C, unless otherwise noted

|                       | PARAMETER                   | TEST CONDITIONS                                           | MIN | TYP  | MAX | UNIT |
|-----------------------|-----------------------------|-----------------------------------------------------------|-----|------|-----|------|
| VIN, VIN_             | D (Input Power Supply)      | · · · · · · · · · · · · · · · · · · ·                     |     |      |     |      |
| VIN,<br>VIN_D         | Supply voltage on VIN, line | Normal mode, after initial start-up                       | 5.6 | 14   | 40  | V    |
| Iq <sub>-Normal</sub> | Current normal mode         | Open-loop test                                            |     | 4.57 |     | mA   |
| I <sub>SD VIN</sub>   | Ohut dava                   | IGN = 0 V, VIN = 12 V, T <sub>A</sub> = -40°C<br>to 125°C |     | 2.2  | 15  |      |
| I <sub>SD VIND</sub>  | — Shut down                 | IGN = 0 V, VIN = 12 V, T <sub>A</sub> = -40°C<br>to 125°C |     | 2.2  | 15  | μA   |
| IGN_EN (              | Ignition Input)             | · · · · · · · · · · · · · · · · · · ·                     |     |      |     |      |
| V <sub>IGN_EN</sub>   | Input voltage range         | Input into IGN_EN pin                                     |     | 14   | 40  | V    |
| V <sub>IH</sub>       | Input high                  | Enable device to be ON (rising signal)                    |     | 3.16 | 4   | V    |
| V <sub>IL</sub>       | Input low                   | Enable device to be OFF (falling signal)                  | 2   | 3.03 |     | V    |
| I <sub>IH</sub>       | Input high                  | Enable device to be ON, V <sub>IGN_EN</sub> = 18 V        |     | 23.7 | 50  | μA   |
| EN (Logio             | c Level Enable)             |                                                           |     |      |     |      |
| V <sub>IH</sub>       | Input high                  | Enable device to be ON (rising signal)                    |     | 1.7  | 2.3 | V    |
| V <sub>IL</sub>       | Input low                   | Enable device to be OFF (falling signal)                  | 0.7 | 1.53 |     | V    |

TEXAS INSTRUMENTS

www.ti.com

## DC CHARACTERISTICS (continued)

VIN = 6 V to 27 V, IGN\_EN = VIN,  $T_{\rm J}$  = –40°C to 150°C, unless otherwise noted

|                                        | PARAMETER                                  | TEST CONDITIONS                                                                                            | MIN   | TYP   | MAX          | UNIT |
|----------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------|-------|-------|--------------|------|
| Switch-Mo                              | de Output 5.3 V                            |                                                                                                            |       |       | <sup>+</sup> |      |
| VREG                                   | Regulator output internal resistor network | Fixed output based on internal resistor network                                                            | 5.178 | 5.3   | 5.542        | V    |
| Co                                     | Output capacitor for 5.3 V                 | $ESR = 0.001 \Omega$ to 100 m $\Omega$ ; large output capacitance may be required for load transients      | 10    |       |              | μF   |
| r <sub>ds(on)</sub>                    | Internal switch resistance                 | Measured across VIN_D and PH pins, $I_{VREG}$ = 1 A                                                        |       | 0.3   |              | Ω    |
| I <sub>O-CL</sub>                      | Switch current limit                       | VIN = 12 V                                                                                                 | 1.2   | 2     | 3            | А    |
| ON-min                                 | Minimum ON time                            |                                                                                                            |       | 40    |              | ns   |
| D <sub>max</sub>                       | Maximum duty cycle                         |                                                                                                            |       | 97%   |              |      |
| VSENSE (Ir                             | nternal Reference Voltage)                 |                                                                                                            |       |       |              |      |
| VREG ref                               | Internal reference voltage                 |                                                                                                            | 1.954 | 2     | 2.046        | V    |
| SS (Soft-St                            | art Timer for Switch-Mode Convert          | er)                                                                                                        |       |       | ·            |      |
| I <sub>SS</sub>                        | Soft-start source current                  | Css = 0.001 µF to 0.01 µF                                                                                  | 40    | 50    | 60           | μA   |
| IGN_ST (Ig                             | nition Input Status)                       |                                                                                                            |       |       | ·            |      |
| V <sub>OL</sub>                        | Output low                                 | Output asserted low when IGN_EN < 2.2 V, $I_{OL}$ = 1 mA                                                   |       | 0.056 | 0.4          | V    |
| I <sub>IH</sub>                        | Leakage test                               | IGN_ST = 5 V                                                                                               |       | 0.05  | 2            | μA   |
| 5V (5-V Lin                            | ear Regulator)                             |                                                                                                            |       |       |              |      |
| 5Vo                                    | Output voltage                             | I <sub>O</sub> = 1 mA, VREG = 5.3 V                                                                        | 4.9   | 5     | 5.1          | V    |
| ∆V <sub>O-Line</sub>                   | Line regulation                            | 5.15 V < VREG < 5.45 V, I <sub>O</sub> = 1 mA,<br>VIN = 12 V                                               |       | 10    | 20           | mV   |
| ∆V <sub>O-Load</sub>                   | Load regulation                            | 1 mA < I <sub>O</sub> < 200 mA, VREG = 5.3 V,<br>VIN = 12 V                                                |       | 10    | 30           | mV   |
| V <sub>DO</sub>                        | Dropout voltage                            | $I_{O}$ = 150 mA, measure VREG when $V_{O}(nom) - 0.1$ V, then $V_{DO}$ = VREG - (5Vo - 0.1) V, VREG > 5 V |       | 0.15  | 0.26         | V    |
| 5V-CL                                  | Current limit                              | $5V_{O} = 0.8 \times 5V_{O}$ (nom)                                                                         | 350   | 1080  |              | mA   |
| Co                                     | Output capacitor                           | ESR = 0.001 $\Omega$ to 2 $\Omega$ . Larger output capacitance may be required for load transients.        | 1     | 2.2   | 10           | μF   |
| PSRR                                   | Power-supply rejection ratio               | f = 100 Hz, VREG = 5.3 V, I <sub>O</sub> = 100 mA, VIN = 12 V                                              | 45    | 60    | 75           | dB   |
| V <sub>soft-start</sub>                | Soft start on enable cycle                 | $5V_{O} = 0 V$ (initially) with fsw= 2.5MHz                                                                |       | 13    |              | ms   |
| 3.3V Linear                            | Regulator Controller (3.3VSENSE)           |                                                                                                            |       |       |              |      |
| 3.3V <sub>O</sub>                      | Output voltage                             | Io = 5 mA, Vnpn_power input = 5.3<br>V                                                                     | 3.234 | 3.3   | 3.366        | V    |
| ∆3.3V <sub>O-Line</sub>                | Line regulation                            | 3.8 V < Vnpn_power input < 7 V<br>(with nRST not triggered)                                                |       | 1     | 10           | mV   |
| ∆3.3V <sub>O-</sub><br><sub>Load</sub> | Load regulation                            | 5 mA < I <sub>O</sub> < 550 mA                                                                             |       | 7.5   | 30           | mV   |
| Co                                     | Output capacitor for 3.3 V                 | ESR = 0.001 Ω to 2 Ω. Large output<br>capacitance may be required for<br>load transients.14.7              |       |       | 10           | μF   |
| PSRR                                   | Power-supply rejection ratio               | f = 100 Hz, VREG = 5.3 V, I <sub>O</sub> = 200 mA, VIN = 12 V                                              | 45    | 60    | 75           | dB   |
| ss                                     | Soft-start time                            | $3.3V_0 = 0 V$ (initially) with fsw= $2.5MHz$                                                              |       | 12.3  |              | ms   |

SLVSBB6B - MARCH 2012 - REVISED APRIL 2012

## **DC CHARACTERISTICS (continued)**

VIN = 6 V to 27 V, IGN\_EN = VIN,  $T_J$  = -40°C to 150°C, unless otherwise noted

|                             | PARAMETER                              | TEST CONDITIONS                                                                                       | MIN   | TYP   | MAX   | UNIT               |
|-----------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------|-------|-------|-------|--------------------|
| 3.3VDRIVE                   | (Ex. Switch Control Output)            |                                                                                                       |       |       |       |                    |
| I <sub>OH</sub>             | Base drive current. NPN turn ON        | 3.3VDRIVE – 3.3VSENSE = 1 V                                                                           | 10    | 28    | 50    | mA                 |
| I <sub>OL</sub>             | NPN turn off                           | 3.3VDRIVE – 3.3VSENSE at 0.2V                                                                         | 0.1   | 0.412 |       | mA                 |
| 1.2V Linea                  | Regulator Controller (1.2VSENSE)       |                                                                                                       |       |       |       |                    |
| 1.2V <sub>0</sub>           | Output voltage                         | Io = 5 mA, Vnpn_power input = 5.3<br>V                                                                | 1.176 | 1.2   | 1.224 | V                  |
| $\Delta 1.2 V_{O-Line}$     | Line regulation                        | 3.25 V < Vnpn_power input < 7 V<br>(with nRST not triggered)                                          |       | 1     | 10    | mV                 |
| ∆1.2V <sub>O-</sub><br>Load | Load regulation                        | 5 mA < I <sub>O</sub> < 350 mA                                                                        |       | 5     | 15    | mV                 |
| C <sub>O</sub>              | Output capacitor for 1.2 V             | ESR = $0.001 \Omega$ to $100 m\Omega$ . Large output capacitance may be required for load transients. | 8     | 10    | 12    | μF                 |
| PSRR                        | Power-supply rejection ratio           | f = 100 Hz, VREG = 6 V, I <sub>O</sub> = 200 mA, VIN = 12 V                                           | 45    | 60    | 75    | dB                 |
| t <sub>ss</sub>             | Soft-start time                        | 1.2V <sub>O</sub> = 0 V (initially) with fsw=<br>2.5MHz                                               |       | 8.5   |       | ms                 |
| 1.2VDRIVE                   | (Ex. Switch Control Output)            |                                                                                                       |       |       |       |                    |
| I <sub>OH</sub>             | Base drive current. NPN turn ON        | 1.2VDRIVE – 1.2VSENSE = 1 V                                                                           | 10    | 27    | 50    | mA                 |
| I <sub>OL</sub>             | NPN turn off                           | 1.2VDRIVE – 1.2VSENSE at 0.2V                                                                         | 0.1   | 0.47  |       | mA                 |
| DELAY (Po                   | wer-On-Reset Delay)                    |                                                                                                       |       |       |       |                    |
| V <sub>Threshold</sub>      | Threshold voltage                      | Threshold to release nRST high                                                                        | 1.3   | 2.05  | 2.6   | V                  |
| I <sub>Charge</sub>         | Capacitor charging current             |                                                                                                       | 1.4   | 2     | 2.6   | V                  |
| nRST (Res                   | et Indicator)                          |                                                                                                       |       |       |       |                    |
| V <sub>OL</sub>             | Output low                             | Reset asserted due to falling VREG or $3.3V_O$ or $1.2V_O$ output voltages, $I_{OL}$ = 1 mA           | 0     | 0.16  | 0.4   | V                  |
| t <sub>nRSTdly</sub>        | Filter time                            | Delay before nRST is asserted low                                                                     |       | 11    |       | μs                 |
|                             | Trigger nRST for VREG output           |                                                                                                       | 0.87  | 0.9   | 0.93  | VREG               |
| V <sub>TH_VREG</sub>        | Trigger nRST for 3.3V <sub>O</sub>     | VREG ramp down                                                                                        | 0.9   | 0.93  | 0.96  | 3.3 V <sub>O</sub> |
|                             | Trigger nRST for 1.2V <sub>O</sub>     |                                                                                                       | 0.9   | 0.93  | 0.96  | 1.2 V <sub>O</sub> |
| I <sub>IH</sub>             | Leakage test                           | Reset = 5 V                                                                                           |       | 0.07  | 2     | μΑ                 |
| RT/CLK (O                   | scillator Setting of External Clock Ir | iput)                                                                                                 |       |       |       |                    |
|                             | Switching freq using RT mode           |                                                                                                       | 2     |       | 3     | MHz                |
|                             | Switching freq using CLK mode          |                                                                                                       | 2     |       | 3     |                    |
| fsw                         | Minimum clock input pulse duration     |                                                                                                       |       | 40    |       | ns                 |
|                             | Internal oscillator frequency          | Switching frequency tolerance for                                                                     | -14%  |       | 14%   |                    |
|                             | External clock input                   | clock                                                                                                 | -20%  |       | 10%   |                    |
| V <sub>IH</sub>             | Input high                             |                                                                                                       |       |       | 2.3   | V                  |
| V <sub>IL</sub>             | Input low                              |                                                                                                       | 0.6   |       | T     | V                  |

TEXAS INSTRUMENTS

www.ti.com





P0110-03

#### Table 1. Pin Descriptions

|          | PIN |      |     |                                                                                                                                                                            |  |  |
|----------|-----|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|          | NUI | MBER | I/O | DESCRIPTION                                                                                                                                                                |  |  |
| NAME     | PWP | RHF  |     |                                                                                                                                                                            |  |  |
| PH       | 1   | 23   | 0   | Source of internal switching FET                                                                                                                                           |  |  |
| VIN_D    | 2   | 24   | I   | Drain input for internal high side MOSFET. Pin 2 and pin 4 must be connected together externally.                                                                          |  |  |
| BOOT     | 3   | 1    | 0   | External bootstrap capacitor connected to PH (pin 1) to drive gate of internal switching FET                                                                               |  |  |
| VIN      | 4   | 2    | I   | Unregulated input voltage supply. Pin 2 and pin 4 must be connected together externally.                                                                                   |  |  |
| IGN_EN   | 5   | 3    | I   | Ignition input (high-voltage tolerant) internally pulls to ground. Must be externally pulled up to enable                                                                  |  |  |
| BOOT_LDO | 6   | 4    | 0   | External capacitor connected to ground for stability of internal regulator                                                                                                 |  |  |
| NC       | 7   | 5    | -   | Connect to ground                                                                                                                                                          |  |  |
| RT/CLK   | 8   | 6    | I/O | External resistor connected ground to program the internal oscillator.<br>Alternative option is to feed an external clock to provide reference for<br>switching frequency. |  |  |
| EN       | 9   | 7    | I   | A high logic-level input signal to enable and low signal to disable device.<br>Internally pulled down to ground                                                            |  |  |



## SLVSBB6B-MARCH 2012-REVISED APRIL 2012

#### Table 1. Pin Descriptions (continued)

|             | PIN |      |     |                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|-------------|-----|------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME        | NUM | IBER | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| NAME        | PWP | RHF  |     |                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 5V          | 10  | 8    | 0   | External capacitor to ground for stability of regulated output                                                                                                                                                                                                                                                                                                     |  |  |  |
| IGN_ST      | 11  | 9    | 0   | Active-low, open-drain ignition input indicator, output connected to external bias voltage through a resistor. Asserted high after ignition input is high                                                                                                                                                                                                          |  |  |  |
| GND         | 12  | 10   | 0   | Ground pin, must be electrically connected to exposed pad on PCB for proper thermal performance                                                                                                                                                                                                                                                                    |  |  |  |
| NC          | 13  | 11   | -   | Connect to ground                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| COMP        | 14  | 12   | 0   | Error amplifier output to connect external compensation components                                                                                                                                                                                                                                                                                                 |  |  |  |
| VSENSE      | 115 | 13   | I   | Inverting node of error amplifier for voltage-mode control of preregulated supply                                                                                                                                                                                                                                                                                  |  |  |  |
| 1.2VSENSE   | 16  | 14   | I   | Voltage node of 1.2-V supply                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 1.2VDRIVE   | 17  | 15   | 0   | Output current source to drive the base of an external bipolar transistor to regulate the 1.2V supply                                                                                                                                                                                                                                                              |  |  |  |
| 3.3VSENSE   | 18  | 16   | I   | Voltage node of 3.3-V supply                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 3.3VDRIVE   | 19  | 17   | 0   | Output current source to drive the base of an external bipolar transistor to regulate the 3.3V supply                                                                                                                                                                                                                                                              |  |  |  |
| SS          | 20  | 18   | 0   | External capacitor to ground to program soft-start time                                                                                                                                                                                                                                                                                                            |  |  |  |
| DELAY       | 21  | 19   | 0   | External capacitor to ground to program the power-on-reset delay                                                                                                                                                                                                                                                                                                   |  |  |  |
| VREG        | 22  | 20   | I   | Buck converter output. Integrated internal low-side FET to load output during start-up or limit voltage overshoot                                                                                                                                                                                                                                                  |  |  |  |
| nRST        | 23  | 21   | 0   | Active-low, open-drain reset output connected to external bias voltage through a resistor. This output is asserted high after the preregulator, 3.3-V, and 1.2-V regulator outputs are regulating and the delay timer has expired. Also, output is asserted low if any one of these three supplies is out of the set regulation, this threshold is internally set. |  |  |  |
| PGND        | 24  | 22   | 0   | Power ground pin, must be electrically connected to exposed pad on PCB for proper thermal performance                                                                                                                                                                                                                                                              |  |  |  |
| Thermal pad | _   | -    | _   | Electrically connect to ground and solder to ground plane of PCB for thermal efficiency                                                                                                                                                                                                                                                                            |  |  |  |

## **TYPICAL CHARACTERISTICS**











VSENSE REFERENCE VOLTAGE

vs

TEMPERATURE

Figure 6.



Figure 5.



Figure 7. Load Transient Response, 10 mA to 1 A



8



SLVSBB6B - MARCH 2012 - REVISED APRIL 2012

# 5-V Linear Regulator (5V<sub>o</sub>)



Figure 10. Load Transient Response, 10 mA to  $200\,{}^{\!\!\!M002}_{\!\!\!MMA}$ 

## 3.3-V Linear Regulator Controller (3.3V<sub>o</sub>)





SLVSBB6B-MARCH 2012-REVISED APRIL 2012



Figure 13. Load Transient Response, 10 mA to 550 mA

## 1.2V Linear Regulator Controller (1.2V<sub>o</sub>)



Figure 16. Load Transient Response, 10 mA to 350 mA

100µs 100µs 5.00GS/s 0 ✓ 212mA 10M points

XAS

**NSTRUMENTS** 

#### SLVSBB6B-MARCH 2012-REVISED APRIL 2012



#### INTERNAL FUNCTIONAL BLOCKS

Figure 17. Internal Functional Blocks

#### PIN FUNCTIONS

#### Buck Supply, VIN\_D

This is an input power source for the internal high-side MOSFET of the switch-mode power supply.

#### Phase Node for Buck Regulator, PH

This terminal provides the floating voltage reference for the internal drive circuitry.

#### Bootstrap, BOOT

The ceramic capacitor on this pin acts a as a voltage supply for the internal high-side MOSFET gate-drive circuitry. The capacitor connects between the BOOT and PH terminals. Operating with a duty cycle of 100% automatically reduces the duty cycle to approximately 95% on every fifth cycle to allow this capacitor to recharge.

#### Voltage-Sense Node, VSENSE

An internal resistor between VREG and this pin and another internal resistor between this pin and ground form the voltage-sense network. This terminal is the inverting input for the error amplifier of the control loop. This input is compared to an internal reference of 2 V for the control circuitry.

Copyright © 2012, Texas Instruments Incorporated



## Error Amplifier Output, COMP

The error amplifier output forms a compensation network for the voltage mode control topology. The amplifier changes state with increase in voltage output on this pin.

## Internal Regulated Boot Supply, BOOT\_LDO

The internally regulated supply acts as a refresh power source for the bootstrap capacitor every switching cycle. An external capacitor to ground is needed to stabilize the voltage source.

### Clock Pulse, RT/CLK

A resistor to ground on this terminal sets the buck converter switching frequency. Alternatively, an external clock input on this pin overrides the internal free-running clock (default value) by detecting positive edges of consecutive pulses and synchronizing to the external input signal. If the external clock input is removed, the system synchronizes to the internal clock signal of 2.2 MHz.

#### Output Voltage, VREG

This terminal represents the buck (step-down) output voltage VREG of the converter. The output voltage of the buck-mode regulator is fixed at 5.3V. This output requires a ceramic capacitor ( $4.7\mu$ F to  $10\mu$ F range).

#### Ignition Enable Input, IGN\_EN

The IGN\_EN pin acts as an enable/disable input to activate the step-down power-supply output. The input is high-voltage tolerant up to 45V. An internal resistor limits current flow out of this terminal from the ground terminal during negative inputs.

#### Logic Level Enable Input, EN

The EN pin is a logic-level disable input to all outputs when IGN\_EN is low and all outputs are active.

#### Regulated Output, 5V

This terminal is the regulated output and requires a low-ESR ceramic capacitor to ground for loop stabilization. This capacitor must be placed close to the pin of the IC. The output requires larger capacitance to compensate for wide load transient steps.

#### Power-On Delay, DELAY

A capacitor on this pin sets the desired delay time. The output of this pin provides a source current to charge the external capacitor once the VREG, 3.3V and 1.2V supplies have all exceeded the internally set threshold ( $0.9 \times$  their respective regulated supply values).

#### 3.3-V Drive Output, 3.3VDRIVE

This pin provides an output to drive an external bipolar transistor (BJT) for the 3.3V supply. The output is protected by current limiting of both the source and sink capabilities.

## 3.3-V Voltage Sense, 3.3VSENSE

This pin is the voltage node of 3.3V supply. Voltage of approximately 1.65V on this terminal initiates a current foldback during shorts on the regulated output.

#### 1.2-V Drive Output, 1.2VDRIVE

This pin provides an output to drive an external bipolar transistor (BJT) for the 1.2V supply. The output is protected by current limiting of both the source and sink capabilities.

## 1.2-V Voltage Sense, 1.2VSENSE

This pin is the voltage node of 1.2V supply. Voltage of approximately 0.6 V on this terminal initiates a current foldback during shorts on the regulated output.



#### Soft Start, SS

A ceramic capacitor is connected from this terminal to ground to set a soft-start timer for the buck regulator supply. There is an internal pullup current source of 50  $\mu$ A typical, which is activated on IGN\_EN to charge the external capacitor on the SS pin.

#### Input Voltage, VIN

The VIN pin is the input power source for the device. This pin must be externally protected against voltage levels greater than 45 V and against a reversed battery. This input line requires a filter capacitor to minimize noise. Additionally, for EMI considerations, an input filter inductor may also be required.

#### Reset Indicator, nRST

The nRST pin is an open-drain output. The power-on reset output is asserted low until the output voltages on the VREG, 3.3V, and 1.2V supplies exceed their set thresholds and the power-on delay timer has expired. Additionally, whenever the IGN\_EN and EN\_LIN\_REG pins are low or open, nRST is immediately asserted low regardless of the output voltage. If a thermal shutdown occurs due to excessive thermal, conditions this pin is asserted low.

#### Ignition Input Status, IGN\_ST

The IGN\_ST pin is an open-drain output. This output indicates whether input signal IGN\_EN is present. Additionally, whenever the IGN pin is low or open, IGN\_ST is immediately asserted low.

#### Power Ground, PGND

Power ground terminal, which is internally connected to the exposed thermal pad.

#### Ground, GND

Signal ground terminal, which is internally connected to the exposed thermal pad.

#### **DEVICE INFORMATION**

#### **Buck Converter**

#### **PWM Operation**

The switch-mode power supply (SMPS) operates in a fixed-frequency adaptive on-time control pulse-width modulation (PWM). The switching frequency is set by an external resistor or synchronized with an external clock input. The internal N-channel MOSFET is turned on (SET) at the beginning of each cycle. This MOSFET is turned off (RESET) when the PWM comparator resets the latch. Once the high external FET is turned OFF, the external Schottky diode recirculates the energy stored in the inductor for the remainder of the switching period.

The external bootstrap capacitor acts as a voltage supply for the internal high side MOSFET. This capacitor is recharged on every recirculation cycle (when the internal high-side MOSFET is turned OFF). In the case of commanding 100% duty cycle for the internal high side MOSFET, the device automatically revert to 87% to allow the bootstrap capacitor to recharge.

#### Voltage-Mode Control Loop

The voltage-mode control monitors the set output voltage and processes the signal to control the internal MOSFET. A voltage feedback signal is compared to a constant ramp waveform, resulting in a PWM modulation pulse. An input line-voltage feedforward technique is incorporated to compensate for changes in the input voltage and ensures the output voltage is stable by adjusting the ramp waveform for the correct duty cycle. The internal MOSFET is protected from excess power dissipation with a current limit and frequency foldback circuitry during an output-to-ground short-circuit event.

A combination of internal and external components forms a compensation network to ensure error-amplifier gain does not cause instability due to input voltage changes or load perturbations.

Copyright © 2012, Texas Instruments Incorporated

## Modes of Operation

The converter operates in different modes based on load current, input voltage, and component selection.

## Continuous-Conduction Mode (CCM)

This mode of operation is typically when the inductor current is non-zero and the load current is greater than  $I_{L\,\text{CCM}}.$ 

$$\text{IND}_{\text{CCM}} \ge \frac{(1-D) \times \text{VREG}}{2 \times f_{\text{SW}} \times L}$$

where

I

$$\begin{split} I_{\text{IND\_CCM}} &= \text{Inductor current in continuous-conduction mode} \\ D &= \text{duty cycle} \\ \text{VREG} &= \text{output voltage} \\ L &= \text{Inductor} \\ f_{\text{SW}} &= \text{switching frequency} \end{split}$$

In this mode, the duty cycle should always be greater than the minimum  $t_{\text{ON}}$  or the converter may go into burst mode.

## Discontinuous Mode (DCM)

$$I_{IND_DCM} \ge \frac{(1-D) \times VREG}{2 \times f_{SW} \times L}$$

This mode of operation is typically when the inductor current goes to zero and the load current is less than  $I_{\text{IND DCM}}$ .

## Tracking Mode

When the input voltage is low and the converter approaches approximately 100% duty cycle, the following equation determines the output voltage.

$$VREG = \left(1 - \frac{t_{OFF\_MIN}}{T}\right) \times (VIN - I_{Load} \times R_{DS})$$

where

t = Period $R_{DS} = Internal FET resistance$  $I_{LOAD} = output load current$ 

## Output Voltage 5.3V (VREG)

Output voltage VREG is generated by the converter supplied from the battery voltage VIN and the external components (L, C). The output is sensed through an internal resistor divider and compared with an internal reference voltage.

This output requires larger output capacitors (4.7- $\mu$ F to 10- $\mu$ F range) to ensure that during load transients the output does not drop below the reset threshold for a period longer than the reset deglitch filter time.

An internal load is enabled for a short period whenever

- a start-up condition occurs, that is, during power up or when IGN\_EN or EN is toggled.
- an overvoltage condition exists on this output.

## Switching Frequency (RT/CLK)

The oscillator frequency of the buck regulator is selectable by means of a resistor placed at the RT/CLK pin to ground. The switching frequency ( $f_{SW}$ ) can be set in the range 2 MHz to 3 MHz in this resistor mode. Alternatively, if there is an external clock input signal, the internal oscillator synchronizes to this signal within 10  $\mu$ s.



SLVSBB6B - MARCH 2012 - REVISED APRIL 2012

The following equation determines the value of resistor (RT) for the required switching frequency f<sub>SW</sub>.

$$RT = \frac{98.4 \times 10^9}{f_{SW}} \quad (Ohms)$$

#### **Boost Capacitor (BOOT)**

This capacitor provides the gate-drive voltage for the internal MOSFET switch. X7R and X5R grade dielectrics are recommended due to their stable values over temperature. It may be necessary to select a lower value of boost capacitor for low-Vreg and/or high-frequency applications, or to select a higher value for high-Vreg and/or low-frequency applications (for example, 100 nF for 500 kHz/5 V and 220 nF for 500 kHz/8 V.) Usually, a 0.1-µF capacitor is used for the boot capacitor.

#### Soft Start (SS)

To limit the start-up inrush current for the switch-mode supply, an internal soft-start circuit is used to ramp up the reference voltage from 0 V to its final value of 0.8 V. The regulator uses the internal reference or the SS-pin voltage as the power-supply reference voltage to regulate the output accordingly. The following equation determines the soft-start timing.

Time 
$$(t_{SS}) = \frac{C \times 0.8 \text{ V}}{50 \times 10^{-6}}$$

where C = Capacitor on SS pin, usually 0.1  $\mu$ F or lower

#### Power-On Delay (DELAY)

The power-on delay function delays the release of the nRST line. The method of operation is to detect when all VREG (5.3 V), 3.3 ,V and 1.2V power-supply outputs are above 90% (typical) of the set value. This then triggers a current source to charge the external capacitor on the DELAY terminal. Once this capacitor is charged to approximately 2 V, the nRST line is asserted high. The delay time is calculated using the following equation:

$$t_{\text{DELAY}} = \frac{2 \text{ V} \times \text{C}}{2 \mu \text{A}}$$

Where C = capacitor on DELAY pin.

Example: For a 20ms delay, C = 20 nf.

#### Reset (nRST)

The nRST pin is an open-drain output. The power-on reset signal is a voltage supervisor output to indicate the output voltages on VREG (5.3 V), 3.3V, and 1.2V are within the specified tolerance of their set regulated voltages. Additionally, whenever both the IGN\_EN and EN pins are low or open, nRST is immediately asserted low regardless of the output voltage. If a thermal shutdown occurs due to excessive thermal conditions, this pin is asserted low.

Conversely on power down, once the VREG or 3.3V or 1.2V output voltage falls below 90% of its respective set threshold, nRST is pulled low after a de-glitch filter delay of approximately 15  $\mu$ s (max). This is implemented to prevent nRST from being invoked due to noise on the output supplies.

#### **Thermal Shutdown**

This device has independent two thermal sensing circuits for the VREG (5.3 V), 5V regulators; if either one of these circuits detects the power FET junction temperature to be greater than the set threshold, that particular output-power switch is turned OFF. The appropriate FET turns back ON once it is allowed to cool sufficiently. The thermal sensing and shutdown circuitry is only activated when nRST is high.

# TPS65300-Q1

#### SLVSBB6B-MARCH 2012-REVISED APRIL 2012

TEXAS INSTRUMENTS

www.ti.com

#### **Reset Function**



On power up, ALL three regulated supplies, VREG, 3.3 V, and 1.2 V, must be more than 90% of their respective values before the delay timer capacitor on the DELAY pin can start charging.



On power down, if any one of the three regulated supplies, VREG, 3.3 V, or 1.2 V, drops below 90% of its value, nRST is asserted low after a small deglitch filter time. Once nRST is asserted low, it can only go high again after ALL three supplies are above the 90% value and the DELAY pin voltage is higher than 2 V.



## **Linear Regulators**

### Fixed Linear Regulator Output (5.3V)

This is a fixed, regulated output of 5.3 V  $\pm 2\%$  over temperature and input supply using a precision voltage-sense resistor network. A low-ESR ceramic capacitor is required for loop stabilization; this capacitor must be placed close to the pin of the IC. This output is protected against shorts to ground by a foldback current limit for safe operating conditions, and a current limit for limiting inrush current due to depleted charge on the output capacitor. Initial IGN\_EN or EN initiates power cycle of the soft-start circuit on this regulator. This typically is in the 1ms to 2ms range. This output may require a larger output capacitor to ensure that during load transients the output does not drop below the required regulated specifications.



#### Fixed Linear Regulator Controller (3.3V)

The linear regulator controller requires an external NPN bipolar pass transistor of sufficient gain stage to support the maximum load current required. The base-drive output current is protected by current limiting both the source and sink drive circuitry. The 3.3VSENSE pin is the remote sense input of the output of the REG3 supply and controls the 3.3VDRIVE output accordingly. This regulator is fixed 3.3V with  $\pm 2\%$  tolerance using a precision voltage-sense resistor network. A low-ESR ceramic output capacitor is used for loop compensation of the regulator. A voltage on this pin of less than approximately 50% of the regulated value initiates a current limit on the 3.3VDRIVE output.

This output may require larger output capacitors to support load transients, so the output does not drop below 90% of 3.3 V.

#### Fixed Linear Regulator Controller (1.2V)

The linear regulator controller requires an external NPN bipolar pass transistor of sufficient gain stage to support the maximum load current required. The 1.2VSENSE pin is the remote sense input of the output of 1.2V supply and controls the 1.2VDRIVE output accordingly. This regulator output is 1.2 V with  $\pm 2\%$  tolerance using a precision voltage-sense resistor network. A low-ESR ceramic output capacitor is used for loop compensation of the regulator. A voltage on this pin of less than approximately 50% of the regulated value initiates a current limit on the 1.2VDRIVE output.

This output may require larger output capacitors to support load transients, so the output does not drop below 90% of 1.2V.

#### **Modes of Operation**

#### **Operational Mode**

The purpose of the EN input is to keep the regulated supplies ON for a period for the microprocessor to log information into the memory locations once the ignition input is disabled. The microprocessor disables the power supplies by pulling EN low after this activity is complete.



www.ti.com

## **APPLICATION INFORMATION**

This is a starting point and theoretical representation of the values to be used for the application, further optimization of the components derived may be required to improve the performance of the device.

#### **Buck Converter**

$$\mathsf{D} = \frac{\mathsf{V}_{\mathsf{O}}}{\mathsf{V}_{\mathsf{I}}}$$

where

 $V_{O}$  = Output voltage  $V_{I}$  = Input voltage

#### **Output Inductor Selection (L)**

The minimum inductor value is calculated using the coefficient  $K_{IND}$  that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor, and so the typical range of this ripple current is in the range of  $K_{IND} = 0.2$  to 0.3, depending on the ESR and the ripple-current rating of the output capacitor.

Inductor ripple current

$$I_{Ripple} = K_{IND} \times I_{C}$$

where

I<sub>O</sub> = Output current

#### **Benefits of Low Inductor Value**

- Low inductor value gives high di/dt, which allows for fewer output capacitors for good load transient response.
- Gives higher saturation current for the core due to fewer turns
- Fewer turns yields low DCR and therefore less dc inductor losses in the windings.
- High di/dt provides faster response to load steps.

## **Benefits of High Inductor Value**

- · Low ripple current leads to lower conduction losses in MOSFETs
- Low ripple; means lower RMS ripple current for capacitors
- Low ripple; yields low ac inductor losses in the core (flux) and windings (skin effect)
- Low ripple; gives continuous inductor current flow over a wide load range

$$L_{Min} = \frac{(V_{I\text{-Max}} - V_O) \times V_O}{f_{SW} \times I_{Ripple} \times V_{I\text{-Max}}}$$

where

 $f_{SW}$  is the regulator switching frequency

 $I_{Ripple}$  = Allowable ripple current in the inductor, typically ±20% of maximum output load  $I_{O}$ 

#### **Inductor Peak Current**

$$I_{L-Peak} = I_{O} + \frac{I_{Ripple}}{2}$$

## **Output Capacitor Selection (Co)**

The selection of the output capacitor determines several parameters in the operation of the converter, the modulator pole, the voltage droop on the out capacitor, and the output ripple.



During a load step from no load to full load or changes in the input voltage, the output capacitor must hold up the output voltage above a certain level for a specified time and not issue a reset until the main regulator control loop responds to the change. The capacitance value determines the modulator pole and the rolloff frequency due to the LC output-filter double pole—the output ripple voltage is a product of the output capacitor ESR and ripple current.

The minimum capacitance needed to maintain desired output voltage during a high-to-low load transition and prevent overshoot is

$$C_{O} = \frac{L((I_{O-max})^2 - (I_{O-min})^2)}{(V_{O-max})^2 - (V_{O-min})^2}$$

where

I<sub>o-max</sub> is maximum output current.

I<sub>o-min</sub> is minimum output current.

The difference between the output current, maximum to minimum, is the worst-case load step in the system.

 $V_{\text{o-max}}$  is maximum tolerance of regulated output voltage.

 $V_{\text{o-min}}$  is the minimum tolerance of regulated output voltage.

Output capacitor root-mean-square (RMS) ripple current  $I_{O_RMS}$ . This is to prevent excess heating or failure due to high ripple currents.

This parameter is sometimes specified by the manufacturer.

$$I_{O_{RMS}} = \frac{V_{O} \times (V_{I-max} - V_{O})}{\sqrt{12} \times V_{I-max} \times L \times f_{SW}}$$

#### External Schottky Diode (D)

The TPS65300 requires an external ultrafast Schottky diode with fast reverse-recovery time connected between the PH and power ground terminals. The diode conducts the output current during the off-state of the internal power switch. This diode must have a reverse breakdown higher than the maximum input voltage of the application. A Schottky diode is selected for its lower forward voltage. The Schottky diode is selected based on the appropriate power rating, which factors in the dc conduction losses and the ac losses due to the high switching frequencies. The power dissipation  $P_D$  is determined by

$$\mathsf{P}_{\mathsf{D}} = \mathsf{I}_{\mathsf{O}} \times \mathsf{V}_{\mathsf{FD}} \times (1 - \mathsf{D}) + \frac{(\mathsf{V}_{\mathsf{I}} - \mathsf{V}_{\mathsf{FD}})^2 \times \mathsf{f}_{\mathsf{SW}} \times \mathsf{C}_{\mathsf{J}}}{2}$$

where

 $V_{FD}$  = forward conducting voltage of Schottky diode

 $C_J$  = junction capacitance of the Schottky diode

#### Input Capacitor (C<sub>I</sub>)

The TPS65300 requires an input ceramic decoupling capacitor type X5R or X7R and bulk capacitance to minimize input ripple voltage. The dc voltage rating of this input capacitance must be greater than the maximum input voltage. The capacitor must have an input ripple-current rating higher than the maximum input ripple current of the converter for the application. The input capacitors for power regulators are chosen to have reasonable capacitance-to-volume ratio and to be fairly stable over temperature. The value of the input capacitance is based on the input voltage desired ( $\Delta V_1$ ).

$$C_{I} = \frac{I_{O-max} \times 0.25}{\Delta V_{I} \times f_{SW}}$$

Input capacitor root-mean-square (RMS) ripple current I<sub>I RMS</sub> is calculated using the following equation.

www.ti.com

$$I_{1\_RMS} = I_{O} \times \sqrt{\frac{V_{O}}{V_{1\_min}}} \times \left(\frac{V_{1\_min} - V_{O}}{V_{1\_min}}\right)$$

#### **Loop Compensation**

The double pole is due to the output-filter components inductor and capacitor. The calculations for the following equations use values taken from Figure 19.

#### **Loop-Control Frequency Compensation**



## **Type III Compensation**

Figure 19. Loop-Control Frequency Compensation

#### **Type III Compensation**

 $f_{CO} = f_{SW} \times 0.1$  (the cutoff frequency when the gain is 1 is called the unity-gain frequency).

 $f_{CO}$  is typically 1/5 to 1/10 of the switching frequency double-pole frequency response due to the LC output filter. The LC output filter gives a *double pole*, which has a -180° phase shift.

Make the two zeroes close to the double pole (LC), for example,  $f_{Z1} \approx f_{Z2} \approx 1/2\pi (LC_{OUT})^{1/2}$ .

- 1. Make the first zero below the filter double pole (approximately 50% to 75% of  $f_{\text{LC}})$
- 2. Make the second zero at the filter double pole  $(f_{LC})$

Make the two poles above the crossover frequency f<sub>CO</sub>.

- 3. Make the first pole at the ESR frequency  $(f_{ESR})$
- 4. Make the second pole at 0.5 the switching frequency

The following compensation components are integrated in the device with the following typical values. Guidelines for compensation components:

 $R3 = 8 k\Omega$ , C4 = 140 pF, C2 = 20 pF



TPS65300-Q1

SLVSBB6B-MARCH 2012-REVISED APRIL 2012

The double pole to due to the output filter components LC,

$$f_{LC} = \frac{1}{2\pi\sqrt{LC_O}}$$

The ESR of the output capacitor C gives a zero that has a 90° phase shift. The ESR of the output capacitor should be in the range of 1 m $\Omega$  to 100 m $\Omega$ .

$$f_{ESR} = \frac{1}{2\pi \times C_O \times ESR}$$

#### **PWM Modulator Gain K**

$$\mathsf{K} = \frac{\mathsf{V_I}}{\mathsf{V_{ramp}}}$$

where  $Vramp = V_1 / 10$ ,  $V_1 = Input$  operating voltage

#### **Resistor Values**

Select R5 = 97.4 kΩ

$$\begin{split} \text{R4} &= \frac{\text{R5} \times (\text{V}_{\text{O}} - \text{V}_{\text{ref}})}{\text{V}_{\text{ref}}}, \quad \text{where } \text{V}_{\text{ref}} = 2 \text{ V} \\ \text{R2} &= \frac{f_{\text{CO}} \times \text{V}_{\text{ramp}} \times \text{R4}}{f_{\text{LC}} \times \text{V}_{\text{I}}} \end{split}$$

Calculate C3 based on placing a zero at 50% to 75% of the output-filter double-pole frequency (below set at 50%).

$$C3 = \frac{1}{\pi \times R2 \times f_{LC}}$$

Gain of Amplifier

$$A_{V} = \frac{R2 \times (R4 + R3)}{(R4 \times R3)}$$

**Poles and Zero Frequencies** 

$$f_{P1} = \frac{1}{2\pi \times R2 \times C2}$$
$$f_{P2} = \frac{1}{2\pi \times R3 \times C4}$$
$$f_{Z1} = \frac{1}{2\pi \times R2 \times C3}$$

$$f_{Z2} = \frac{1}{2\pi \times R4 \times C4}$$





Frequency

Figure 20. Typical Gain vs Frequency

#### **Power Dissipation**

#### Switch-Mode Power-Supply Losses

The power dissipation losses are applicable for continuous-conduction mode operation (CCM).

 $P_{5.3V\_CON} = I_O^2 \times R_{ds(on)} \times (V_O/V_I)$  (Conduction losses)

 $P_{5.3V_SW} = \frac{1}{2} \times V_I \times I_O \times (t_r + t_f) \times f_{SW}$  (Switching losses)

 $P_{5.3V\_Gate} = V_{drive} \times Qg \times fsw$  (Gate drive losses) where typically  $Qg = 1 \times 10^{-9}$  (nC)

 $P_{IC} = V_I \times Iq$ -normal (Supply losses)

 $P_{Total} = P_{CON} + P_{SW} + P_{Gate} + P_{5V\_Lin Reg} + P_{IC}$ 

where

 $\begin{array}{l} V_{O} = VREG = Output \ voltage \\ V_{I} = Input \ voltage \\ I_{O} = Output \ current \\ t_{r} = FET \ switching \ rise \ time \ (t_{r} \ max. = 20 \ ns) \\ t_{f} = FET \ switching \ fall \ time \ (t_{f} \ max. = 20 \ ns) \\ V_{drive} = FET \ gate-drive \ voltage \ (typically \ V_{drive} = 6 \ V \ and \ V_{drive} \ max. = 8 \ V) \\ f_{SW} = Switching \ frequency \end{array}$ 

#### Linear Regulator (5V)

 $P_{5V \text{ Lin Reg}} = (VREG - 5 \text{ V}) \times I_O$ 



www.ti.com

For given operating ambient temperature T<sub>A</sub>

 $T_{J} = T_{A} + R_{th} \times P_{Total}$ 

For a given max junction temperature  $T_{J-Max} = 150^{\circ}C$ 

 $T_{A-Max} = T_{J-Max} - R_{th} \times P_{Total}$ 

where

P<sub>Total</sub> = Total power dissipation (watts)

 $T_A$  = Ambient temperature in °C

 $T_J$  = Junction temperature in °C

T<sub>A-Max</sub> = Maximum ambient temperature in °C

 $T_{J-Max}$  = Maximum junction temperature in °C

 $R_{th}$  = Thermal resistance of package in (°C/W)

Other factors not included in the foregoing information which affect the overall efficiency and power losses are

- Inductor ac and dc losses
- Trace resistance and losses associated with the copper trace routing connection
- Schottky diode

## PCB Layout

The following guidelines are recommended for PCB layout of the TPS65300 device.

#### Inductor L

Use a low-EMI inductor with a ferrite-type shielded core. Other types of inductors may be used; however, they must have low-EMI characteristics and be located away from the low-power traces and components in the circuit.

#### Input Filter Capacitors C<sub>1</sub>

Input ceramic filter capacitors should be located in close proximity to the VIN terminal. Surface-mount capacitors are recommended to minimize lead length and reduce noise coupling.

#### Feedback

Route the feedback trace such that there is minimum interaction with any noise sources associated with the switching components. Recommended practice is to ensure placing the inductor away from the feedback trace to prevent a source of EMI noise.

#### Traces and Ground Plane

All power (high-current) traces should be thick and as short as possible. The inductor and output capacitors should be as close to each other as possible. This reduces EMI radiated by the power traces due to high switching currents.

In a two-sided PCB it is recommended to have ground planes on both sides of the PCB to help reduce noise and ground-loop errors. The ground connection for the input and output capacitors and IC ground should be connected to this ground plane.

In a multi-layer PCB, the ground plane is used to separate the power plane (where high switching currents and components are placed) from the signal plane (where the feedback trace and components are) for improved performance.

Also arrange the components such that the switching-current loops curl in the same direction. Place the highcurrent components such that during conduction the current path is in the same direction. This prevents magnetic field reversal caused by the traces between the two half-cycles, helping to reduce radiated EMI.

## **Application Notes**

Design Guide - Step-by-Step Design Procedure

Following are the details of a switching regulator design using the requirements of Table 2.

# TPS65300-Q1

#### SLVSBB6B-MARCH 2012-REVISED APRIL 2012

NSTRUMENTS

Texas

#### Table 2. Switching Regulator Requirements

| Parameter                                    | Requirement                     |  |
|----------------------------------------------|---------------------------------|--|
| Input voltage, V <sub>I</sub>                | 6.5 V to 27 V, typical 14 V     |  |
| Output voltage, 5.3 V                        | 5.3 V <sub>O</sub> ±2% at 5.3 W |  |
| Maximum output current I <sub>5.3V_max</sub> | 1 A                             |  |
| Minimum output current I <sub>5.3V_min</sub> | 0.01 A                          |  |
| Transient response 0.01A to 0.8 A            | 5%                              |  |
| Reset threshold                              | 90% of output voltage           |  |
| 5V                                           | 5V <sub>O</sub> at 1 W          |  |
| 3.3V                                         | 3.3V <sub>O</sub> at 1 W        |  |
| 1.2V                                         | 1.2V <sub>O</sub> at 0.5 W      |  |
| Switching frequency f <sub>SW</sub>          | 2.5 MHz                         |  |
| Overvoltage threshold                        | 106% of output voltage          |  |
| Undervoltage threshold                       | 95% of output voltage           |  |



L: B82462G4103MOOO (EPCOS) or XFL4020 472MEB (Coilcraft)

S1: MBRS310T3 (ON Semiconductors) or SS3H10 (Vishay)

S2: B240A, SS16 (Vishay) External BJT: PBSS302NZ (NXP)

Figure 21. Application Schematic



**Duty Cycle** 

$$\mathsf{D} = \frac{\mathsf{V}_{\mathsf{O}}}{\mathsf{V}_{\mathsf{I}}} = \frac{5.3}{14} = 0.378$$

#### **Output Inductor Selection (L)**

 $I_{Ripple} = K_{IND} \times I_O = 0.25 \times 1 = 0.25 \text{ A}$ 

$$L_{Min} = \frac{(V_{I-Max} - V_O) \times V_O}{f_{SW} \times I_{RIPPLE} \times V_{I-Max}} = \frac{(27 - 5.3) \times 5.3}{2.5 \text{ MHz} \times 10^6 \times 0.25 \times 27} = 6.8 \text{ }\mu\text{H}$$

Use 10 µH due to variations in temperature and manufacture.

Inductor peak current:

$$I_{L-Peak} = I_O + \frac{I_{Ripple}}{2} = 1 + \frac{0.25}{2} = 1.125 \text{ A}$$

Output Capacitor Selection (C<sub>0</sub>)

$$C_{O} = \frac{L\left[\left(I_{O-max}\right)^{2} - \left(I_{O-min}\right)^{2}\right]}{\left(V_{O-max}\right)^{2} - \left(V_{O-min}\right)^{2}}$$
$$C_{O} = \frac{10 \times 10^{-6} \left[\left(1\right)^{2} - \left(0.01\right)^{2}\right]}{\left(5.45\right)^{2} - \left(5.15\right)^{2}} = 3.18 \,\mu\text{F}$$

Due to variations in temperature and manufacture, use a  $10-\mu F$  capacitor with a voltage rating greater than the maximum 10-V output.

$$I_{O_{RMS}} = \frac{V_{O} \times (V_{I_{-max}} - V_{O})}{\sqrt{12} \times V_{I_{-max}} \times L \times f_{SW}}}$$
$$I_{O_{RMS}} = \frac{5.3 \times (27 - 5.3)}{\sqrt{12} \times 27 \times 10 \times 10^{-6} \times 2.5 \times 10^{6}} = 0.049 \text{ A}$$

External Schottky Diode (D) Power Dissipation

$$P_{D} = I_{O} \times V_{FD} \times (1-D) + \frac{(V_{I} - V_{FD})^{2} \times f_{SW} \times C_{J}}{2}$$
$$P_{D} = 1 \times 0.55 \times (1-0.378) + \frac{(14-0.55)^{2} \times 2.5 \text{ MHz} \times 30 \text{ pF}}{2} = 0.34 \text{ W}$$

Input Capacitor (C<sub>I</sub>)

$$C_{I} = \frac{I_{O\_max} \times 0.25}{\Delta V_{I} \times f_{SW}} = \frac{1 \times 0.25}{0.3 \times 2.5 \text{ MHz}} = 0.33 \text{ }\mu\text{F}$$

Due to variations in temperature and manufacture, use a  $10-\mu F$  capacitor with a voltage rating greater than the maximum 45-V transient.

Input-capacitor root-mean-square (RMS) ripple current  $I_{I_{RMS}}$ :

$$I_{1\_RMS} = I_{O} \times \sqrt{\frac{V_{O}}{V_{1\_min}}} \times \left(\frac{V_{1\_min} - V_{O}}{V_{1\_min}}\right) = 1 \times \sqrt{\frac{5.3}{6}} \times \left(\frac{6 - 5.3}{6}\right) = 0.32 \text{ A}$$

#### Copyright © 2012, Texas Instruments Incorporated

SLVSBB6B - MARCH 2012 - REVISED APRIL 2012

TEXAS INSTRUMENTS

www.ti.com

#### **Loop Compensation**

The double pole is due to the output filter components LC, and the calculations in the formulas refer to Figure 19.

$$\begin{split} f_{LC} &= \frac{1}{2\pi\sqrt{LC_O}} = \frac{1}{2\pi\sqrt{10\ \mu H \times 10\mu F}} = 15.9\ \text{kHz} \\ f_{ESR} &= \frac{1}{2\pi \times C_O \times \text{ESR}} = \frac{1}{2\pi \times 10\ \mu F \times 0.005} = 3.2\ \text{MHz} \\ \text{R4} &= \frac{\text{R5} \times (\text{V}_O - \text{Vref})}{\text{Vref}} = \frac{97.4\ \text{k}\Omega \times (5.3 - 2)}{2} = 160.7\ \text{k}\Omega \\ \text{R2} &= \frac{f_{CO} \times \text{V}_{ramp} \times \text{R4}}{f_{LC} \times \text{V}_I} = \frac{250\ \text{kHz} \times 1.4 \times 160\ \text{k}\Omega}{15.9\ \text{kHz} \times 14} = 251.6\ \text{k}\Omega \end{split}$$

Calculate C3 based on placing a zero at 50% to 75% of the output-filter double-pole frequency.

$$C3 = \frac{1}{\pi \times R2 \times f_{LC}} = \frac{1}{\pi \times 251.6 \text{ k}\Omega \times 15.9 \text{ kHz}} = 80 \text{ pF}$$



www.ti.com

#### **Poles and Zero Frequencies**

$$f_{P1} = \frac{1}{2\pi \times R2 \times C2} = \frac{1}{2\pi \times 251.6 \text{ k}\Omega \times 20 \text{ pF}} = 31.6 \text{ kHz}$$

$$f_{P2} = \frac{1}{2\pi \times R3 \times C4} = \frac{1}{2\pi \times 8 \text{ k}\Omega \times 140 \text{ pF}} = 142.1 \text{ kHz}$$

$$f_{Z1} = \frac{1}{2\pi \times R2 \times C3} = \frac{1}{2\pi \times 251.6 \text{ k}\Omega \times 80 \text{ pF}} = 7.91 \text{ kHz}$$

$$f_{Z2} = \frac{1}{2\pi \times R4 \times C4} = \frac{1}{2\pi \times 160.7 \text{ k}\Omega \times 140 \text{ pF}} = 7.07 \text{ kHz}$$

#### **Power Dissipation**

$$P_{5.3V\_CON} = I_O^2 \times r_{ds(on)} \times (V_O / V_I) = 1^2 \times 0.5 \times (5.3 / 14) = 0.189 \text{ W}$$

$$\begin{split} P_{5.3V\_SW} &= 1/2 \times V_I \times I_O \times (t_r + t_f) \times f_{SW} \\ &= 1/2 \times 14 \times 1 \times (20 \times 10^{-9} + 20 \times 10^{-9}) \times 2.5 \times 10^6 = 0.7 \ \text{W} \end{split}$$

 $P_{5.3V\_Gate} = V_{drive} \times Qg \times f_{SW} = 8 \times 1 \times 10^{-9} \times 2.5 \times 10^{6} = 0.02 \text{ W}$ 

 $P_{5V LinReg} = (VREG - 5V) \times I_{O} = (5.3 - 5.0) \times 0.2 = 0.06 W$ 

 $P_{IC} = V_I \times I_{IC} = 14 \times 5 \text{ mA} = 0.07 \text{ W}$ 

$$P_{\text{Total}} = P_{5.3V}_{\text{CON}} + P_{5.3V}_{\text{SW}} + P_{5.3V}_{\text{Gate}} + P_{5V}_{\text{Lin Reg}} + P_{\text{IC}}$$
$$= 0.189 + 0.7 + 0.02 + 0.06 + 0.07 = 1.039 \text{ W}$$



Figure 22. Power Dissipation Derating Profile, 24-Pin PWP Package With Thermal Pad

TEXAS INSTRUMENTS

SLVSBB6B-MARCH 2012-REVISED APRIL 2012

www.ti.com



Figure 23. PCB Layout



24-Jan-2013

## PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | 0       | Pins | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|---------|--------------|---------|------|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)     |              | Drawing |      |             | (2)                        |                  | (3)                 |              | (4)               |         |
| TPS65300QPWPRQ1  | ACTIVE  | HTSSOP       | PWP     | 24   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | TPS65300          | Samples |
| TPS65300QRHFRQ1  | PREVIEW | VQFN         | RHF     | 24   | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR |              |                   |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS65300QPWPRQ1 | HTSSOP          | PWP                | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

26-Jan-2013



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS65300QPWPRQ1 | HTSSOP       | PWP             | 24   | 2000 | 367.0       | 367.0      | 38.0        |

PWP (R-PDSO-G24)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



All linear dimensions are in millimeters. NOTES: Α.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.





NOTE: A. All linear dimensions are in millimeters B. Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



# PWP (R-PDSO-G24)

# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
  - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) Package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.

E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

F. Falls within JEDEC MO-220.



## RHF (R-PVQFN-N24)

## PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.









NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated