

# LOW-I<sub>Q</sub>, 30-μA, HIGH-V<sub>IN</sub> QUAD-OUTPUT POWER SUPPLY

Check for Samples: TPS43340-Q1

#### **FEATURES**

- Qualified for Automotive Applications
- AEC-Q100 Test Guidance With the Following Results:
  - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature
  - Device HBM ESD Classification Level H1C
  - Device CDM ESD Classification Level C3B
- Input Voltage Range: 4 V to 40 V, Transients up to 60 V
- Dual-Output Synchronous Buck Controller
  - Peak Gate Drive Current 0.6 A
  - Separate Enable Inputs (EN1, EN2)
  - Automatic Low-Power Mode Operation
  - Low Current Consumption
    - 30 μA (Typ) With Single Output Operation in Low-Power Mode
    - 35 μA (Typ) With Dual Output Operation in Low-Power Mode
- Low Shutdown Current, I<sub>sh</sub> = 5 μA Typ
- Single Synchronous Buck Regulator Converter BUCK3
  - Max Output Current 2 A
  - Enable Input EN3
- Linear Regulator LREG1
  - Enable Input EN4
- Internal Oscillator, Programmable via External Resistor, 150 kHz to 600 kHz for Switching Frequency f<sub>SW BUCK1,2,3</sub>
- Integrated PLL, External Synchronization Frequency: 150 kHz to 600 kHz
- Switch-Mode Regulators Operate With 180° Phase-Shift
- Soft Start Input for Switchmode Supplies (SS1, SS2, SS3)
- Reset Output for All Output Rails
- Reset Delay, Programmable With Capacitor
- Supply Underoltage and Overvoltage Detection and Shutdown

- Short-Circuit, Overcurrent, and Thermal Protection on Buck-Regulator Gate Drive, Buck-Regulator Converter, and Linear-Regulator Output
- Internal Thermal Overload Protection
- Thermally Enhanced PowerPAD™ Package
  - 48-Pin HTQFP (PHP)

### **APPLICATIONS**

- Infotainment
- Navigation
- TFT Cluster Display
- Automotive ECU
- Advanced Driver Information Systems
- Multi-Rail DC Power Distribution Systems

### **Simplified Schematic**



M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### **DESCRIPTION**

The TPS43340-Q1 is a dual-buck regulator controller (Buck1, Buck2), single-buck regulator converter (Buck3) and linear regulator (LREG1) designed for powering the Texas Instruments family of DSPs and microcontrollers or general-market MCU products. The device features integrated short-circuit and overcurrent protection on the gate-drive outputs for the buck regulator controllers and independent current-foldback control for each buck regulator supply during regulator output short to ground. Each output supply incorporates a soft start to ensure that on initial power up these regulated outputs are not in current limit. Implementation of reset delay on power up allows the outputs of Buck1, Buck2, Buck3 and the linear regulator to get to stable regulation. An external capacitor sets the delay to a maximum range of 300 ms. Each power-supply output has adjustable output voltage based on the external resistor-network settings. The device has sequencing control during power up and power down of the output rails, based on the enable-and-disable control or soft start.



ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> | ORDERABLE PART NUMBER |  |  |
|----------------|------------------------|-----------------------|--|--|
| -40°C to 125°C | HTQFP - PHP            | TPS43340QPHPRQ1       |  |  |

<sup>(1)</sup> For the most-current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



# **ABSOLUTE MAXIMUM RATINGS**(1)

|                                |                                                  |                                    | MIN  | MAX | UNIT |
|--------------------------------|--------------------------------------------------|------------------------------------|------|-----|------|
| Supply inputs                  | Input voltage                                    | VIN                                | -0.3 | 60  | V    |
|                                | Enable inputs                                    | EN1, EN2                           | -0.3 | 60  | V    |
|                                | Bootstrap supplies                               | BOOT1, BOOT2                       | -0.3 | 68  | V    |
|                                | Bootstrap supplies                               | BOOT1-PH1, BOOT2-PH2,<br>BOOT3-PH3 | -0.3 | 8.8 | V    |
|                                | Dhoos inputs                                     | PH1, PH2                           | -1   | 60  | V    |
|                                | Phase inputs                                     | PH1, PH2 (for 100 ns)              | -2   |     | V    |
|                                | Feedback inputs                                  | VSENSE1, VSENSE2                   | -0.3 | 13  | V    |
|                                | Error-amplifier outputs                          | COMP1, COMP2                       | -0.3 | 13  | V    |
| Buck controller                | Peak output currents from external MOSFET driver | GU1,GU2, GL1,GL2                   |      | 1   | Α    |
| Buck1 and Buck2                | External MOSFET driver                           | GL1-PGND1,GL2-PGND2                | -0.3 | 8.8 | V    |
|                                | External MOSFET driver                           | GU1-PH1,GU2-PH2                    | -0.3 | 8.8 | V    |
|                                | Current-sense voltage                            | S1, S2, S3, S4                     | -0.3 | 13  | V    |
|                                | Absolute differential voltage                    | S1 - S2 ,  S3 - S4                 |      | 2   | V    |
|                                | Soft start                                       | SS1, SS2                           | -0.3 | 13  | V    |
|                                | Power-good outputs                               | RST1, RST2                         | -0.3 | 13  | V    |
|                                | Switching-frequency oscillator                   | RT                                 | -0.3 | 13  | V    |
|                                | External input clock                             | SYNC                               | -0.3 | 13  | V    |
|                                | External input supply for gate drive             | EXTSUP                             | -0.3 | 13  | V    |
|                                | Input supply                                     | VSUP                               | -0.3 | 13  | V    |
|                                | Slew-rate setting                                | SLEW                               | -0.3 | 13  | V    |
|                                | Enable input                                     | EN3                                | -0.3 | 13  | V    |
|                                | Bootstrap supply                                 | воотз                              | -1   | 20  | V    |
| Buck converter                 | Phase issues                                     | PH3                                | -1   | 13  |      |
| Buck3                          | Phase inputs                                     | PH3 (for 100 ns)                   | -2   |     | V    |
|                                | Feedback input                                   | VSENSE3                            | -0.3 | 13  | V    |
|                                | Soft start                                       | SS3                                | -0.3 | 13  | V    |
|                                | Power-good output                                | RST3                               | -0.3 | 13  | V    |
|                                | Error-amplifier output                           | COMP3                              | -0.3 | 13  | V    |
|                                | Input voltage                                    | VLR1                               | -0.3 | 60  | V    |
|                                | Output voltage                                   | LREG1                              | -0.3 | 7   | V    |
| Linear regulator<br>LREG1      | Enable input                                     | EN4                                | -0.3 | 60  | V    |
| LILLOT                         | Power-good output                                | RST4                               | -0.3 | 8.8 | V    |
|                                | Feedback inputs                                  | VSENSE4                            | -0.3 | 13  | V    |
|                                | PMOS driver                                      | GPULL                              | -0.3 | 60  | V    |
|                                | Zener clamp current                              | GPULL                              |      | 0.2 | mA   |
| GPULL, Rdelay, VREG, VIN2SENSE | Internal regulator                               | VREG                               | -0.3 | 8.8 | V    |
| VIIIVOL                        | Reset delay                                      | Rdelay                             | -0.3 | 8.8 | V    |
|                                | Supply sense input                               | VIN2SENSE                          | -0.3 | 60  | V    |
|                                | Junction temperature: T <sub>J</sub>             |                                    | -40  | 150 | °C   |
| Temperature                    | Operating temperature: T <sub>A</sub>            |                                    | -40  | 125 | °C   |
|                                | Storage temperature: T <sub>S</sub>              |                                    | -55  | 165 | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to GND.

Product Folder Links: TPS43340-Q1



# **ABSOLUTE MAXIMUM RATINGS**<sup>(1)</sup> (continued)

|                                       |                                                |                      | MIN | MAX  | UNIT |
|---------------------------------------|------------------------------------------------|----------------------|-----|------|------|
| Electrostatic discharge ratings (ESD) | Lluman hady model (LIDM)                       | All pins except VLR1 |     | ±2   | kV   |
|                                       | Human-body model (HBM)                         | VLR1                 |     | ±1   | kV   |
|                                       | Machine model (MM)  Charged-device model (CDM) | All pins except RSTx |     | ±200 | V    |
|                                       |                                                | RSTx                 |     | ±100 | V    |
|                                       |                                                | All pins             |     | ±500 | V    |
|                                       |                                                | Corner pins          |     | ±750 | V    |

## THERMAL INFORMATION

|                  |                                              | TPS43340-Q1 |      |
|------------------|----------------------------------------------|-------------|------|
|                  | THERMAL METRIC <sup>(1)</sup>                | PHP         | UNIT |
|                  |                                              | 48 PINS     |      |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 26.3        | °C/W |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 12.2        | °C/W |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 7.2         | °C/W |
| ΨЈТ              | Junction-to-top characterization parameter   | 0.2         | °C/W |
| ΨЈВ              | Junction-to-board characterization parameter | 7.1         | °C/W |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 0.5         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Submit Documentation Feedback

Copyright © 2011–2013, Texas Instruments Incorporated



# **RECOMMENDED OPERATING CONDITIONS**

|                                 |                                                  |                      | MIN  | MAX       | UNIT |
|---------------------------------|--------------------------------------------------|----------------------|------|-----------|------|
| Supply inputs                   | Input voltage                                    | VIN                  | 4    | 40        | V    |
| оирріу піриіз                   | Input voltage for Buck 2                         | VIN2SENSE            | 4    | 40        | V    |
|                                 | Enable inputs                                    | EN1, EN2             | 0    | 40        | V    |
|                                 | Bootstrap inputs                                 | BOOT1, BOOT2         | 4    | 48        | V    |
|                                 | Phase inputs                                     | PH1, PH2             | -0.6 | 40        | V    |
|                                 | Friase inputs                                    | PH1, PH2 (for 50 ns) | -2   |           | V    |
|                                 | Feedback inputs                                  | VSENSE1, VSENSE2     | 0    | 6         | V    |
|                                 | Error-amplifier outputs                          | COMP1, COMP2         | 0    | 6         | V    |
| Buck controller Buck1 and Buck2 | Peak output currents from external MOSFET driver | GU1,GU2, GL1,GL2     |      | 0.75      | Α    |
| Buoki and Buoki                 | Current-sense voltage                            | S1, S2, S3, S4       | 0    | 11        | V    |
|                                 | Soft start                                       | SS1, SS2             | 0    | 6         | V    |
|                                 | Power-good outputs                               | RST1, RST2           | 0    | 11        | V    |
|                                 | Switching-frequency setting                      | RT                   | 0    | 1.2       | V    |
|                                 | External input clock                             | SYNC                 | 0    | 9         | V    |
|                                 | External input supply for gate drive             | EXTSUP               | 0    | 9         | V    |
|                                 | Input supply                                     | VSUP                 | 4    | 10        | V    |
|                                 | Slew-rate setting                                | SLEW                 | 0    | $V_{REG}$ | V    |
|                                 | Enable input                                     | EN3                  | 0    | 6         | V    |
|                                 | Boot inputs                                      | BOOT3                | 0    | 18        | V    |
| Buck converter                  | Dhoos issues                                     | PH3                  | -1   | 11        | V    |
| Buck3                           | Phase inputs                                     | PH3 (for 50 ns)      | -2   |           | V    |
|                                 | Feedback input                                   | VSENSE3              | 0    | 6         | V    |
|                                 | Soft start                                       | SS3                  | 0    | 6         | V    |
|                                 | Power-good output                                | RST3                 | 0    | 11        | V    |
|                                 | Error-amplifier output                           | COMP3                | 0    | 6         | V    |
|                                 | Input voltage                                    | VLR1                 | 4    | 40        | V    |
|                                 | Output voltage                                   | LREG1                | 0.8  | 5.25      | V    |
| Linear regulator<br>LREG1       | Enable input                                     | EN4                  | 0    | 40        | V    |
|                                 | Power-good output                                | RST4                 | 0    | 5.25      | V    |
|                                 | Feedback inputs                                  | VSENSE4              | 0    | 6         | V    |
| DMOC deixor                     | PMOS driver                                      | GPULL                | 4    | 40        | V    |
| PMOS driver                     | Internal regulator                               | VREG                 | 0    | 6         | V    |
| Temperature ratings             | Operating temperature, T <sub>A</sub>            |                      | -40  | 125       | °C   |



# **ELECTRICAL CHARACTERISTICS**

 $V_{\text{IN}} = V_{\text{LR1}} = 8 \text{ V to } 18 \text{ V}, V_{\text{SUP}} = 4 \text{ V to } 10 \text{ V}, V_{\text{IN2SENSE}} = 4 \text{ V to } 40 \text{ V}, T_{\text{J}} = -40 ^{\circ}\text{C} \text{ to } 150 ^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

|                             | PARAMETER                                             | TEST CONDITIONS                                                                                                        | MIN         | TYP  | MAX | UNIT |
|-----------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------------|------|-----|------|
| Input Supply                |                                                       |                                                                                                                        | ,           |      | '   |      |
| V <sub>IN</sub>             | Input voltage required for device on initial start-up |                                                                                                                        | 6.5         |      | 40  | V    |
| IIV                         | Operating range after initial start-up                |                                                                                                                        | 4           |      |     | V    |
|                             | Hadanakan laskast                                     | V <sub>IN</sub> falling. After a reset, initial start-up conditions may apply. (1)                                     | 3.5         | 3.6  | 3.8 | V    |
| V <sub>IN UV</sub>          | Undervoltage lockout                                  | $V_{\text{IN}}$ rising. After a reset, initial start-up conditions may apply. $^{(1)}$                                 |             | 3.8  | 4   | V    |
| V <sub>LR1</sub>            | Device operating range for linear regulator           |                                                                                                                        | 4           |      | 40  | V    |
|                             |                                                       | EN1 = 1, LPM; EN2,3,4 = 0                                                                                              | ·           | 20   | 40  |      |
|                             |                                                       | EN2 = 1, LPM; EN1,3,4 = 0                                                                                              |             | 30   | 40  |      |
| I <sub>q</sub>              | Quiescent current:                                    | EN4 = 1, LPM; EN1,2,3 = 0                                                                                              | •           | 48   | 60  | μΑ   |
|                             | T <sub>A</sub> = 25°C                                 | EN1,2 = 1, LPM; EN3,4 = 0                                                                                              |             | 35   | 45  |      |
|                             |                                                       | EN3,4 = 1, EN1,2 = 0                                                                                                   |             | 4    | 4.5 | mA   |
|                             |                                                       | EN1 = 1, LPM; EN2,3,4 = 0                                                                                              |             |      |     |      |
|                             |                                                       | EN2 = 1, LPM; EN1,3,4 = 0                                                                                              |             | 40   | 50  |      |
| l <sub>q</sub>              | Quiescent current:                                    | EN4 = 1, LPM; EN1,2,3 = 0                                                                                              |             | 52   | 60  | μΑ   |
| ч                           | T <sub>A</sub> = 125°C                                | EN1,2 = 1, LPM; EN3,4 = 0                                                                                              |             | 40   | 45  |      |
|                             |                                                       | EN3,4 = 1, EN1,2 = 0                                                                                                   | ·           | 5    |     | mA   |
| I <sub>VIN</sub>            | Quiescent current:<br>T <sub>A</sub> = 25°C           | Quiescent current: V <sub>IN</sub> = 13 V, Buck1: CCM, Buck2: off or V <sub>VN</sub> = 13 V, Buck2: CCM, Buck1: off or |             | 5    |     | mA   |
|                             |                                                       | Normal operation, SYNC = 5 V                                                                                           |             | 5    |     |      |
|                             | Quiescent current:                                    | V <sub>IN</sub> = 13 V, Buck1: CCM, Buck2: off                                                                         |             |      |     | 4    |
| I <sub>VIN</sub>            | T <sub>A</sub> = 125°C                                | V <sub>IN</sub> = 13 V, Buck2: CCM, Buck1: off                                                                         |             | 5    |     | mA   |
|                             |                                                       | V <sub>IN</sub> = 13 V, Buck1, 2: CCM                                                                                  |             | 7    |     |      |
| I <sub>VIN-SD</sub>         | Shutdown current at T <sub>A</sub> = 25°C             | EN1,2,3,4 = 0: off, V <sub>IN</sub> = V <sub>LR1</sub> = 13 V                                                          |             | 5    | 10  | μA   |
| I <sub>VIN-SD</sub>         | Shutdown current at T <sub>A</sub> = 125°C            | EN1,2,3,4 = 0: off, V <sub>IN</sub> = V <sub>LR1</sub> = 13 V                                                          |             |      | 20  | μA   |
| I <sub>VLRI-SD</sub>        | Shutdown current at T <sub>A</sub> = 125°C            | EN1,2,3,4 = 0: off, V <sub>IN</sub> = V <sub>LR1</sub> = 13 V                                                          | ·           |      | 5   | μA   |
| Internal Supply             |                                                       | , , , , , , , , , , , , , , , , , , , ,                                                                                | ·           |      |     |      |
|                             | Internal regulated supply                             | V <sub>IN</sub> = 8 V to 18 V, EXTSUP = 0 V, SYNC = High                                                               | 5.5.        | 5.8  | 6.1 | V    |
| $V_{REG}$                   | Load regulation                                       | EXTSUP = 0 V, SYNC = High I <sub>VREG</sub> = 0 mA to 100 mA                                                           |             | 0.2% | 1%  |      |
|                             | Internal regulated supply                             | EXTSUP = 8.5 V                                                                                                         | 7.2.        | 7.5  | 7.8 | V    |
| V <sub>REG-EXTSUP</sub>     | Load regulation                                       | EXTSUP = 8.5 V to 13 V, I <sub>VREG</sub> = 0 mA to 125 mA,<br>SYNC = High                                             |             | 0.2% | 1%  |      |
| V <sub>EXTSUP-VREG</sub>    | EXTSUP switch-over voltage                            | I <sub>VREG</sub> = 0 mA to 100 mA, EXTSUP ramping positive                                                            | 4.4         | 4.6  | 4.8 | V    |
| V <sub>EXTSUP-HYS</sub>     | EXTSUP switch-over hysteresis                         |                                                                                                                        | 150         |      | 250 | mV   |
| I <sub>REG-LIM</sub>        | Current limit on VREG                                 | EXTSUP = 0 V normal mode as well as LPM                                                                                | 100         |      | 400 | mA   |
| I <sub>REG-EXTSUP-LIM</sub> | Current limit on VREG when using EXTSUP               | I <sub>VREG</sub> = 0 mA to 100 mA, EXTSUP = 8.5 V, SYNC = High                                                        | 125         |      | 400 | mA   |
| Input voltage V             | /IN - Overvoltage Lock Out and Revers                 | se Polarity Protection                                                                                                 |             |      |     |      |
| .,                          | 0 " 1 "                                               | VIN rising                                                                                                             | 45          | 46   | 47  | V    |
| V <sub>OVLO</sub>           | Overvoltage shutdown                                  | VIN falling                                                                                                            | 43          | 44   | 45  | V    |
| OVLO <sub>Hys</sub>         | Hysteresis                                            |                                                                                                                        | 1           | 2    | 3   | V    |
| OVLO <sub>filter</sub>      | Filter time                                           |                                                                                                                        | <del></del> | 5    |     | μs   |
| V <sub>GD</sub>             | Clamping voltage of ext. FET                          | VIN - GPULL                                                                                                            | ·           | 17   |     | V    |
| R <sub>GPULL</sub>          | Internal resistance to GND                            | -                                                                                                                      |             | 500  |     | kΩ   |
| *GPULL                      |                                                       |                                                                                                                        |             | 500  |     | 1/22 |

<sup>(1)</sup> If  $V_{BAT}$  and  $V_{REG}$  remain adequate, the buck can continue to operate if  $V_{IN}$  is > 3.8 V

Submit Documentation Feedback

Copyright © 2011–2013, Texas Instruments Incorporated



# **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{IN} = V_{LR1} = 8 \text{ V}$  to 18 V,  $V_{SUP} = 4 \text{ V}$  to 10 V,  $V_{IN2SENSE} = 4 \text{ V}$  to 40 V,  $T_J = -40 ^{\circ}\text{C}$  to 150 °C (unless otherwise noted)

|                                       | PARAMETER                                                                          | TEST CONDITIONS                                                 | MIN   | TYP    | MAX   | UNIT |
|---------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------|--------|-------|------|
| Buck Controller                       | s                                                                                  |                                                                 |       |        | •     |      |
| V <sub>OUT1</sub> , V <sub>OUT2</sub> | Adjustable output voltage range                                                    |                                                                 | 0.9   |        | 11    | V    |
| .,                                    | Internal reference voltage and                                                     | Marian :                                                        | 0.792 | 0.8    | 0.808 | V    |
| $V_{REF}$                             | tolerance in normal mode                                                           | Measure VSENSEx pin                                             | -1%   |        | 1%    |      |
|                                       | Internal reference voltage and                                                     | M VOENDE :                                                      | 0.784 | 0.8    | 0.816 | V    |
| V <sub>REF, LPM</sub>                 | tolerance in low-power mode                                                        | Measure VSENSEx pin                                             | -2%   |        | 2%    |      |
| V                                     | V <sub>SENSE</sub> for forward-current limit in CCM                                | VSENSEx = 0.75 V, duty cycles < 10%                             | 60    | 75     | 90    | mV   |
| V <sub>SENSE</sub>                    | V <sub>SENSE</sub> for reverse-current limit in CCM                                | VSENSEx = 1 V                                                   | -65   | -37.5  | -23   | mV   |
| V <sub>I-Foldback</sub>               | V <sub>SENSE</sub> for output short                                                | VSENSEx = 0 V (foldback)                                        | 17    | 43.8   | 48    | mV   |
| t <sub>dead</sub>                     | Shoot through delay, blanking time                                                 |                                                                 |       | 20     |       | ns   |
|                                       | High-side minimum on-time                                                          |                                                                 |       | 100    |       | ns   |
| DC <sub>NRM</sub>                     | Maximum duty cycle (digitally controlled)                                          |                                                                 |       | 98.75% |       |      |
| $DC_{LPM}$                            | Duty cycle LPM                                                                     |                                                                 |       |        | 80%   |      |
| I <sub>LPM_Entry</sub>                | LPM entry threshold load current as fraction of maximum set load current           |                                                                 |       | 1%     |       |      |
| V <sub>LPM_Exit</sub>                 | LPM exit threshold load current as fraction of maximum set load current            |                                                                 |       | 10%    |       |      |
| High-Side Exter                       | nal NMOS Gate Drivers for Buck Cont                                                | rollers                                                         |       |        |       |      |
| I <sub>GUx_peak</sub>                 | Gate driver peak current                                                           |                                                                 |       | 0.6    |       | Α    |
| r <sub>DS(on)</sub>                   | Source and sink driver                                                             | V <sub>REG</sub> = 5.8 V, I <sub>GUx</sub> current = 200 mA     |       | 5      |       | Ω    |
| Low-Side NMOS                         | Gate Drivers for Buck Controllers                                                  |                                                                 |       |        |       |      |
| I <sub>GLx_peak</sub>                 | Gate driver peak current                                                           |                                                                 |       | 0.6    |       | Α    |
| r <sub>DS(on)</sub>                   | Source and sink driver                                                             | V <sub>REG</sub> = 5.8V, I <sub>GLx</sub> current = 200 mA      |       | 5      |       | Ω    |
| Internal Oscillat                     | or (RT)                                                                            |                                                                 |       |        |       |      |
| f <sub>SW</sub>                       | Buck switching frequency                                                           | RT pin: GND                                                     | 360   | 400    | 440   | kHz  |
| f <sub>SW</sub>                       | Buck switching frequency                                                           | RT pin: 60 kΩ external resistor                                 | 360   | 400    | 440   | kHz  |
| f <sub>SW-adj</sub>                   | Buck adjustable range with external resistor                                       | RT pin: external resistor                                       | 150   |        | 600   | kHz  |
| f <sub>sync</sub>                     | Buck synch. range                                                                  | External clock input on SYNC                                    | 150   |        | 600   | kHz  |
| $V_{RT}$                              | Oscillator reference voltage                                                       |                                                                 |       | 1.2    |       | V    |
| t <sub>SW-Prop dly</sub>              | SYNC rising edge to PH rising edge delay                                           |                                                                 | 0     | 20     | 40    | ns   |
| t <sub>SW-Trans-delay</sub>           | Last SYNC rising edge to return to resistor mode if CLK is not present on SYNC pin |                                                                 |       | 20     |       | μs   |
| Error Amplifier                       | (OTA) for Buck Controllers and Buck                                                | Converter                                                       |       |        | ,     |      |
| I <sub>PULLUP_VSENSEx</sub>           | Pullup current at VSENSEx pins                                                     | VSENSEx = 0 V                                                   | 50    | 100    | 200   | nA   |
| gm                                    | Forward transconductance                                                           | COMP1, COMP2 = 0.8 V; source/sink = 5 μA, Test in feedback loop | 0.7   | 0.9    | 1.35  | mS   |

Product Folder Links: TPS43340-Q1



# **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{IN} = V_{LR1} = 8 \text{ V}$  to 18 V,  $V_{SUP} = 4 \text{ V}$  to 10 V,  $V_{IN2SENSE} = 4 \text{ V}$  to 40 V,  $T_J = -40 ^{\circ}\text{C}$  to 150 °C (unless otherwise noted)

|                        | PARAMETER                                                       | TEST CONDITIONS                                                          |                                              | MIN   | TYP  | MAX  | UNIT  |
|------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------|-------|------|------|-------|
| External Clock         | and Enable Inputs: SYNC. EN1, EN2, E                            | EN3, EN4                                                                 |                                              |       |      |      |       |
| V <sub>IH</sub>        | Higher threshold                                                | V <sub>IN</sub> = 13 V                                                   |                                              | 1.7   |      |      | V     |
| $V_{IL}$               | Lower threshold                                                 | V <sub>IN</sub> = 13 V                                                   |                                              |       | 0.7  | >    |       |
| R <sub>IH</sub>        | Pulldown resistance                                             | V <sub>SYNC</sub> = 5 V                                                  |                                              |       | 500  |      | kΩ    |
| I <sub>IL_ENx</sub>    | Pullup current                                                  | V <sub>ENx</sub> = 0V                                                    |                                              |       | 0.5  | 2    | μΑ    |
| t <sub>deglitch</sub>  | Deglitch time, ENx                                              |                                                                          |                                              | 2     |      | 16   | μs    |
| Linear Regulate        | or LREG1                                                        |                                                                          |                                              |       |      |      |       |
| $V_{LREG1}$            | Regulated output range                                          | $I_L = 10 \mu A \text{ to } 300 \text{ mA}$                              |                                              | 0.8   |      | 5.25 | V     |
| $V_{REF}$              | Internal reference voltage tolerance                            | Referred to 0.8-V V <sub>REF</sub>                                       | , measured at VSENSE4                        | -2.5% |      | 2.5% |       |
|                        |                                                                 |                                                                          | $\Delta V_{OUT}$ , $V_{OUT} = 5 \text{ V}$   |       |      | 15   |       |
| $V_{line\text{-reg}}$  | Line regulation                                                 | $V_{IN} = V_{LR1}$ : 6 V to 28 V, $I_{OUT}$ 4 = 10 mA,                   | $\Delta V_{OUT}$ , $V_{OUT} = 3.3 \text{ V}$ |       |      | 15   | mV    |
|                        |                                                                 | , 001                                                                    | $\Delta V_{OUT}$ , $V_{OUT} = 1.5 \text{ V}$ |       |      | 15   |       |
|                        |                                                                 |                                                                          | $\Delta V_{OUT}$ , $V_{OUT} = 5 \text{ V}$   |       |      | 10   |       |
| $V_{load\text{-reg}}$  | Load regulation                                                 | $I_{OUT4} = 10 \text{ mA to } 300 \text{ mA, } V_{IN} = 14 \text{ V}$    | $\Delta V_{OUT}$ , $V_{OUT} = 3.3 \text{ V}$ |       |      | 10   | mV    |
|                        |                                                                 | , 114                                                                    | $\Delta V_{OUT}$ , $V_{OUT} = 1.5 \text{ V}$ |       |      | 10   |       |
| V-                     | Drop out voltage                                                | V <sub>IN</sub> = V <sub>LR1</sub> = 4 V: I <sub>OUT</sub> = 250 mA      |                                              |       |      | 500  | mV    |
| V <sub>Dropout</sub>   | Drop out voltage                                                | V <sub>IN</sub> = 9 V, V <sub>LR1</sub> = 4 V: I <sub>OUT</sub> = 150 mA |                                              |       |      | 300  | IIIV  |
| I <sub>OUT4</sub>      | Output current                                                  | V <sub>OUT</sub> in regulation                                           |                                              | 0.01  |      | 300  | mA    |
| I <sub>LREG1-CL</sub>  | Output current limit                                            | V <sub>OUT</sub> = 0 V                                                   |                                              | 400   |      | 1000 | mA    |
| $dV_{LREG1}$ / $dt$    | Output soft start slew rate                                     |                                                                          |                                              |       | 5    |      | V/ms  |
| PSRR                   | Dower supply ripple rejection                                   | $V_{ripple} = 0.5 V_{PP}, I_{OUT}$                                       | Freq = 100 Hz                                |       | 60   |      | dB    |
|                        | Power supply ripple rejection                                   | = 300 mA                                                                 | Freq = 150 kHz                               |       | 25   |      | иБ    |
| V <sub>TH-CP ONp</sub> | Charge-pump turnoff voltage, $V_{\rm IN}$ rising                |                                                                          |                                              |       | 9.4  |      | V     |
|                        | Hysteresis                                                      | teresis                                                                  |                                              |       | 0.18 |      | ٧     |
|                        | Low-load current-detection threshold                            | current-detection threshold I <sub>OUT</sub> 4 falling                   |                                              |       | 2    |      |       |
| I <sub>TH-CP-OFF</sub> | Low-load current-detection hysteresis                           |                                                                          |                                              |       | 4    |      | mA    |
| Soft Start SSx         |                                                                 |                                                                          |                                              |       |      |      |       |
| I <sub>SSx</sub>       | Soft-start source current                                       | SSx = 0 V                                                                |                                              | 0.75  | 1    | 1.25 | μΑ    |
| Reset RSTx             |                                                                 |                                                                          |                                              |       |      |      |       |
| RST <sub>pullup</sub>  | RST1 to S2, RST2 to S4, RST4 to LREG1 internal pullups          |                                                                          |                                              |       | 50   |      | kΩ    |
| RSTx <sub>th1</sub>    | Reset threshold                                                 | VSENSEx falling                                                          |                                              | -5    | -7   | -9.5 | %VREF |
| RSTx <sub>hys</sub>    | Hysteresis                                                      |                                                                          |                                              |       | 2    |      | %VREF |
|                        |                                                                 | I <sub>RSTx</sub> = 5 mA                                                 |                                              |       |      | 450  | mV    |
| RSTx <sub>drop</sub>   | Voltage drop                                                    | I <sub>RSTx</sub> = 1 mA                                                 |                                              |       |      | 100  | mV    |
| RSTx <sub>leak</sub>   | Leakage                                                         | V <sub>S2</sub> = V <sub>S4</sub> = V <sub>RSTx</sub> = 13 V, RST4 = 8 V |                                              |       |      | 1    | μΑ    |
| t <sub>deglitch</sub>  | Power-good deglitch time                                        |                                                                          |                                              | 2     |      | 16   | μs    |
| t <sub>delay</sub>     | Reset release delay                                             | External capacitor = 1 nF                                                |                                              |       | 1    |      | ms    |
| t <sub>delay_fix</sub> | Fixed reset delay                                               | No external capacitor, Rdelay pin open                                   |                                              |       | 20   | 50   | μs    |
| I <sub>OH</sub>        | Activate current source (current to charge external capacitor)  | Current to charge external capacitor                                     |                                              | 30    | 40   | 50   | μΑ    |
| I <sub>IL</sub>        | Activate current sink (current to discharge external capacitor) | Current to discharge e                                                   | xternal capacitor                            | 30    | 40   | 50   | μΑ    |



# **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{IN} = V_{LR1} = 8 \text{ V}$  to 18 V,  $V_{SUP} = 4 \text{ V}$  to 10 V,  $V_{IN2SENSE} = 4 \text{ V}$  to 40 V,  $T_J = -40 ^{\circ}\text{C}$  to 150 °C (unless otherwise noted)

|                                  | PARAMETER                                                         | TEST CONDITIONS                                                                | MIN   | TYP    | MAX  | UNIT |  |  |  |
|----------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|--------|------|------|--|--|--|
| Synchronous Buck Converter Buck3 |                                                                   |                                                                                |       |        |      |      |  |  |  |
| V <sub>SUP</sub>                 | Buck3 supply voltage                                              |                                                                                | 4     |        | 10   | V    |  |  |  |
| .,                               | Duels under selte se le elseut                                    | V <sub>SUP</sub> falling                                                       | 3.6   | 3.7    | 3.8  | V    |  |  |  |
| V <sub>SUP_UV</sub>              | Buck3 undervoltage lockout                                        | V <sub>SUP</sub> rising                                                        | 3.7   | 3.8    | 3.9  | V    |  |  |  |
| -                                | High-side switch                                                  | V <sub>SUP</sub> = 9 V, V <sub>Boot3 -PH3</sub> = 5.8 V                        |       | 0.14   | 0.28 | Ω    |  |  |  |
| r <sub>DS(on)</sub>              | Low-side switch                                                   | V <sub>SUP</sub> = 9 V, V <sub>VREG-PGND3</sub> = 5.8 V                        |       | 0.15   | 0.28 | Ω    |  |  |  |
| I <sub>HS-Limit</sub>            | High-side switch                                                  |                                                                                | 2.5   |        |      | Α    |  |  |  |
| I <sub>LS-Limit</sub>            | Low-side switch, current into PH3                                 |                                                                                | 2.38  |        |      | Α    |  |  |  |
| $V_{SUPLkg}$                     | VSUP leakage current                                              | $V_{SUP} = 10 \text{ V}$ for high side, EN3 = Low. $T_J = 100^{\circ}\text{C}$ |       | 1      |      | μΑ   |  |  |  |
| I <sub>FB3</sub>                 | Current foldback                                                  | VSENSE3 = 0 V                                                                  |       | 1.9    |      | Α    |  |  |  |
| f <sub>SW-adj</sub>              | Buck3 switching frequency range with external resistor            | Using external resistor on RT/CLK                                              | 150   |        | 600  | kHz  |  |  |  |
| V <sub>Sense</sub>               | Feedback voltage                                                  | Internal ref = 0.8 V                                                           | -1.5% |        | 1.5% |      |  |  |  |
|                                  | 2-times - frequency foldback exit threshold, VSENSE3 rising       |                                                                                |       | 0.65   |      | .,   |  |  |  |
| f <sub>SW-f-back</sub>           | 2-times - frequency foldback entry threshold, VSENSE3 falling     |                                                                                |       | 0.6    |      | V    |  |  |  |
| Gm3                              | Current loop transconductance                                     | ΔI <sub>peakPH3</sub> / ΔV <sub>COMP3</sub>                                    |       | 5.4    |      | S    |  |  |  |
| 50                               | Minimum duty cycle                                                | f <sub>SW</sub> = 400 kHz, SLEW = LOW or OPEN                                  |       | 10%    |      |      |  |  |  |
| DC <sub>3</sub>                  | Maximum duty cycle                                                | In dropout operation                                                           |       | 98.75% |      |      |  |  |  |
| T <sub>OT-BUCK3</sub>            | Overtemperature sensor threshold, leads to Buck3 FET deactivation |                                                                                |       | 170    |      | °C   |  |  |  |
| T <sub>OT-BUCK3-HYS</sub>        | Overtemperature sensor hysteresis                                 |                                                                                |       | 15     |      | °C   |  |  |  |
| Thermal Shutd                    | lown                                                              |                                                                                |       |        | ,    |      |  |  |  |
| T <sub>shutdown</sub>            | Junction temperature shutdown threshold                           |                                                                                | 150   | 170    |      | °C   |  |  |  |
| T <sub>hys</sub>                 | Junction temperature hysteresis                                   |                                                                                |       | 15     |      | °C   |  |  |  |

Product Folder Links: TPS43340-Q1



### **DEVICE INFORMATION**



#### P0075-16

### **PIN FUNCTIONS**

| PIN I |     | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                   |
|-------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO. |     |                                                                                                                                                                                                                                                                                                                                               |
| BOOT1 | 48  | I   | A capacitor on this pin acts as the voltage supply for the high-side N-channel MOSFET gate-drive circuitry in buck converter Buck1. When the buck is in a dropout condition, the device automatically reduces the duty cycle of the high-side MOSFET to approximately 95% on every fourth cycle to allow the capacitor to recharge.           |
| BOOT2 | 37  | -   | A capacitor on this pin acts as the voltage supply for the high-side N-channel MOSFET gate-drive circuitry in buck converter Buck2. When the buck is in a dropout condition, the device automatically reduces the duty cycle of the high-side MOSFET to approximately 95% on every fourth cycle to allow the capacitor to recharge.           |
| воотз | 14  | I   | A capacitor between BOOT3 and PH3 acts as the voltage supply for the high-side N-channel MOSFET gate-drive circuitry in buck converter Buck3. When the buck is in a dropout condition, the device automatically reduces the duty cycle of the high-side MOSFET to approximately 95% on every fourth cycle to allow the capacitor to recharge. |
| COMP1 | 8   | 0   | Error amplifier output of Buck1 and compensation node for voltage-loop stability. The voltage at this node sets the target for the peak current through the respective inductor. Clamping this voltage on the upper and lower ends provides current-limit protection for the external MOSFETs.                                                |
| COMP2 | 29  | 0   | Error amplifier output of Buck2 and compensation node for voltage-loop stability. The voltage at this node sets the target for the peak current through the respective inductor. Clamping this voltage on the upper and lower ends provides current-limit protection for the external MOSFETs.                                                |
| COMP3 | 18  | 0   | Error amplifier output of Buck3 and compensation node for voltage loop stability. The voltage at this node sets the target for the peak current through the respective inductor.                                                                                                                                                              |



# PIN FUNCTIONS (continued)

| PIN    |     | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                            |  |  |  |
|--------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME   | NO. |     |                                                                                                                                                                                                                                                                                                                        |  |  |  |
| EN1    | 22  | ı   | Enable input for Buck1. This input has an internal pullup with approximately 0.5 µA of current.                                                                                                                                                                                                                        |  |  |  |
| EN2    | 21  | I   | Enable input for Buck2. This input has an internal pullup with approximately 0.5 µA of current.                                                                                                                                                                                                                        |  |  |  |
| EN3    | 20  | I   | Enable input for Buck3. This input has an internal pullup with approximately 0.5 µA of current.                                                                                                                                                                                                                        |  |  |  |
| EN4    | 47  | I   | Enable input for LREG1 (active-high with an internal pullup current source). An input voltage higher than $V_{IH}$ enables the regulator, whereas an input voltage lower than $V_{IL}$ disables the regulator. This input has an internal pullup with approximately 0.5 $\mu$ A of current.                            |  |  |  |
| EXTSUP | 40  | I   | One can use EXTSUP to supply the VREG regulator from one of theTPS43340 buck regulator rails to reduce power dissipation in cases where there is an expectation of high VIN. When EXTSUP is open or lower than 4.6 V, VIN powers the regulator. If EXTSUP is unused, leave the pin open without a capacitor installed. |  |  |  |
| GL1    | 3   | 0   | External low-side N-channel MOSFET gate drive for buck regulator Buck1. The output provides high peak currents to drive capacitive loads. VREG provides the voltage swing on this pin.                                                                                                                                 |  |  |  |
| GL2    | 34  | 0   | External low-side N-channel MOSFET for buck regulator This output can drive Buck2. The output provides high peak currents to drive capacitive loads. VREG provides the voltage swing on this pin.                                                                                                                      |  |  |  |
| GND    | 26  | 0   | Analog ground reference                                                                                                                                                                                                                                                                                                |  |  |  |
| GPULL  | 39  | 0   | Gate-driver output to implement the reverse-battery protection by an external PMOS. See the <i>Application Information</i> section for more details.                                                                                                                                                                   |  |  |  |
| GU1    | 1   | 0   | External high-side N-channel MOSFET gate drive for buck regulator Buck1. The output provides high peak currents to drive capacitive loads. The gate-drive reference is a floating-ground reference provided by PH1 and has a voltage swing provided by BOOT1.                                                          |  |  |  |
| GU2    | 36  | 0   | This output can drive an external high-side N-channel MOSFET for buck regulator Buck2. The output provides high peak currents to drive capacitive loads. The gate-drive reference is a floating-ground reference provided by PH2 and has a voltage swing provided by BOOT2.                                            |  |  |  |
| LREG1  | 46  | 0   | Linear regulator output. Decouple with a low-ESR ceramic output capacitor in the range of 1 µF to 47 µF connected from this terminal to ground.                                                                                                                                                                        |  |  |  |
| PGND1  | 4   | 0   | Power ground connection for the GL1 driver. Connect to the source of the low-side N-channel MOSFET of Buck1.                                                                                                                                                                                                           |  |  |  |
| PGND2  | 33  | 0   | Power ground connection to the source of the low-side N-channel MOSFETs of Buck2                                                                                                                                                                                                                                       |  |  |  |
| PGND3  | 12  | 0   | Buck3 power ground                                                                                                                                                                                                                                                                                                     |  |  |  |
| PH1    | 2   | 0   | Switching terminal of buck regulator Buck1, providing a floating ground reference for the high-side MOSFET gate-driver circuitry and used to sense current reversal in the inductor when discontinuous-mode operation is desirable.                                                                                    |  |  |  |
| PH2    | 35  | 0   | Switching terminal of buck regulator Buck2, providing a floating ground reference for the high-side MOSFET gate-driver circuitry and used to sense current reversal in the inductor when discontinuous-mode operation is desirable.                                                                                    |  |  |  |
| PH3    | 13  | 0   | Switching terminal of buck converter Buck3. Also provides a floating ground reference for the high-side MOSFET gate-driver circuitry                                                                                                                                                                                   |  |  |  |
| Rdelay | 24  | 0   | The capacitor at the Rdelay pin sets the power-good delay interval used to de-glitch the outputs of the power-good comparators. Leaving this pin open sets the power-good delay to an internal default value of 20 µs, typical.                                                                                        |  |  |  |
| RST1   | 9   | 0   | Open-drain power-good output for Buck1, with a 50-kΩ pullup resistor to S2. An internal power-good comparator monitors the voltage at the feedback pin and pulls this output low when the output voltage falls by RSTx <sub>th1</sub> of the set value.                                                                |  |  |  |
| RST2   | 28  | 0   | Open-drain power-good output for Buck2 with a 50 k $\Omega$ pullup resistor to S4. An internal power-good comparator monitors the voltage at the feedback pin and pulls this output low when the output voltage falls by RSTx <sub>th1</sub> of the set value.                                                         |  |  |  |
| RST3   | 16  | 0   | Open-drain power-good output for Buck3. An internal power-good comparator monitors the voltage at the feedback pin and pulls this output low when the output voltage falls by $RSTx_{th1}$ of the set value.                                                                                                           |  |  |  |
| RST4   | 44  | 0   | Open-drain power-good indicator pin for LREG1, with a 50-k $\Omega$ pullup resistor to LREG1. An internal power-good comparator monitors the voltage at the feedback pin and pulls this output low when the output voltage falls by RSTx <sub>th1</sub> of the set value.                                              |  |  |  |
| RT     | 25  | 0   | Connecting a resistor to analog ground on this pin sets the operating switching frequency of the buck controllers and converter. Shorting this pin to ground or leaving it open defaults operation to 400 kHz for the buck controllers and the converter.                                                              |  |  |  |

Copyright © 2011–2013, Texas Instruments Incorporated



# PIN FUNCTIONS (continued)

| PIN       |     | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|-----------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME      | NO. |     |                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| S1        | 6   | I   | High-impedance differential-voltage inputs from the current-sense element (sense resistor or inductor                                                                                                                                                                                                                                                                                                                    |  |  |  |
| S2        | 5   | I   | DCR) for the buck controller. For details, see the <i>Functional Description</i> section.                                                                                                                                                                                                                                                                                                                                |  |  |  |
| S3        | 31  | I   |                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| S4        | 32  | I   |                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| SLEW      | 19  | I   | Slew rate (dV/dt) selector of the internal high-side switching MOSFET for Buck3. For details, see the <i>Application Information</i> section.                                                                                                                                                                                                                                                                            |  |  |  |
| SS1       | 10  | 0   | Soft-start or tracking input for buck controller Buck1. The buck controller regulates the VSENSE1 voltage to the lower of 0.8 V or the SS1 pin voltage. An internal pullup current source of 1 µA is present at the pin, and use of an appropriate capacitor connected here can set the soft-start ramp duration. Alternatively, use of a resistor divider from another supply can provide a tracking input to this pin. |  |  |  |
| SS2       | 27  | 0   | Soft-start or tracking input for buck controller Buck2. The buck controller regulates the VSENSE2 voltage to the lower of 0.8 V or the SS2 pin voltage. An internal pullup current source of 1 µA is present at the pin, and use of an appropriate capacitor connected here can set the soft-start ramp interval. Alternatively, use of a resistor divider from another supply can provide a tracking input to this pin. |  |  |  |
| SS3       | 15  | 0   | Soft-start or tracking input for buck converter Buck3. The buck converter regulates the VSENSE3 voltage to the lower of 0.8 V or the SS3 pin voltage. An internal pullup current source of 1 µA is present at the pin, and an appropriate capacitor connected here can set the soft-start ramp duration. Alternatively, use of a resistor divider from another supply can provide a tracking input to this pin.          |  |  |  |
| SYNC      | 23  | I   | PLL synchronization, low-power mode-control pin. If an external clock is present on this pin, the device detects it and the internal PLL locks on to the external clock. This overrides the internal oscillator frequency. The device can synchronize to frequencies from 150 kHz to 600 kHz. For details, see the <i>Application Information</i> section.                                                               |  |  |  |
| VIN       | 41  | I   | Main Input pin. This is the buck controller and buck converter input pin. Additionally, it powers the internal control circuits of the device. Connect a bypass capacitor to filter noise between this pin and signal ground.                                                                                                                                                                                            |  |  |  |
| VIN2SENSE | 43  | I   | Supply-voltage sense input for the current mode of Buck2. Connect to the drain of the high-side-FET of Buck2. Cascading Buck1 as the supply for the Buck2 configuration does not support LPM on Buck2.                                                                                                                                                                                                                   |  |  |  |
| VLR1      | 42  | I   | The VLR1 terminal is the input voltage source for the linear regulator supply. This pin requires an input capacitor to ground to filter any noise present on the line.                                                                                                                                                                                                                                                   |  |  |  |
| VREG      | 38  | 0   | This pin requires an external capacitor to provide a regulated supply for the gate drivers of the buck controllers and converter. The regulator can obtain power either from VIN or EXTSUP. This pin has current limit-protection; do not use it to drive any other loads.                                                                                                                                               |  |  |  |
| VSENSE1   | 7   | I   | Feedback voltage pin for Buck1. For details, see the Application Information section.                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| VSENSE2   | 30  | I   | Feedback voltage pin for Buck2. The buck controller regulates the feedback voltage to the internal reference of 0.8 V. A suitable resistor divider network between the buck output and the feedback pin sets the desired output voltage.                                                                                                                                                                                 |  |  |  |
| VSENSE3   | 17  | I   | Feedback voltage pin for Buck3. The buck controller regulates the feedback voltage to the internal reference of 0.8 V. A suitable resistor divider network between the buck output and the feedback pin sets the desired output voltage.                                                                                                                                                                                 |  |  |  |
| VSENSE4   | 45  | I   | Feedback voltage pin for linear regulator LREG1. LREG1 regulates the feedback voltage to the internal reference. A suitable resistor divider network between the LDO output and the feedback pin sets the desired output voltage. See the LREG1 parameters and the <i>Application Information</i> section.                                                                                                               |  |  |  |
| VSUP      | 11  | I   | Power supply for the Buck3 regulator. Provide good decoupling to PGND3 with a ceramic capacitor close to the pins.                                                                                                                                                                                                                                                                                                       |  |  |  |





Figure 2. Internal Functional Blocks



#### FUNCTIONAL DESCRIPTION

### **Enable Inputs**

The use of independent enable inputs at the EN1 through EN4 pins enables all the regulators. These pins have internal pullup currents of  $0.5 \,\mu\text{A}$  (typical). As a result, an open circuit on any of these pins enables its respective regulator. EN1, EN2, and EN4 are high-voltage pins, which permits their connection directly to the battery for self-bias. When all regulators are disabled, the device shuts down and consumes a current of  $5 \,\mu\text{A}$  typical.

### **BUCK CONTROLLERS: NORMAL MODE PWM OPERATION**

### **Setting the Operating Frequency**

The buck controllers operate using constant-frequency peak-current-mode control for optimal transient behavior and ease of component choices. The switching frequency is programmable between 150 kHz and 600 kHz, depending on the resistor value at the RT pin. Tying this pin to ground sets the default switching frequency to 400 kHz. A resistor connected to RT can also set the frequency according to the formula:

$$f_{\text{sw}} = 24 \times 10^9 / \text{RT [Hz]}$$
 (1)

For example,

600 kHz requires 40 kΩ

150 kHz requires 160 kΩ

It is also possible to synchronize to an external clock at the SYNC pin in the same frequency range of 150 kHz to 600 kHz. The device detects clock pulses at this pin, and an internal PLL locks onto the external clock within the specified range. The device can also detect a loss of clock at this pin, and detection of clock loss for t<sub>SW-Trans-delay</sub> sets the switching frequency to the internal oscillator. The two buck controllers operate at the same switching frequency, 180 degrees out of phase.

### **Feedback Inputs**

Choose the resistor feedback divider networks connected to the VSENSEx (feedback) pins to set the output voltages. Make the choice such that the regulated voltages at the VSENSEx pins equal 0.8 V. The VSENSEx pins have 100-nA pullup current sources as a protection feature in case the pins open up as a result of physical damage.

$$V_{OUTx} = 0.8 \left( 1 + \frac{R_{TOP}}{R_{BOTTOM}} \right) \quad V$$
 (2)

where R<sub>TOP</sub> is the resistor from V<sub>OUTx</sub> to VSENSEx and R<sub>BOTTOM</sub> is the resistor from VSENSEx to ground.

### **Soft-Start Inputs**

In order to avoid large inrush currents, both buck controllers have independent programmable soft-start timing. The voltage at the SSx pins acts as the soft-start reference voltage. A 1- $\mu$ A pullup current is available at the SSx pins, and by choosing a suitable capacitor one can obtain a desired soft-start ramp speed. After start-up, the pullup current ensures that pins SSx are higher than the internal reference of 0.8 V, which then becomes the reference for the buck controllers. The required capacitor for  $\Delta t$ , the desired soft-start time, is given by:

$$C_{SS} = \frac{I_{SS} \times \Delta t}{\Delta V}$$
 (Farads) (3)

where:

 $I_{SS} = 1 \mu A \text{ (typical)}$ 

 $\Delta V = 0.8 V$ 

Alternatively, one can use the soft-start pins as tracking inputs. In this case, connect the pins to the supply to be tracked via a suitable  $V_{OUT3}$  divider network.

Submit Documentation Feedback

Copyright © 2011–2013, Texas Instruments Incorporated



### **Current-Mode Operation**

Peak current-mode control regulates the peak current through the inductor such that the output voltage maintains its set value. The error between the feedback voltage at VSENSEx and the internal reference produces a signal at the output of the error amplifier (COMPx) which serves as the target for the peak inductor current. This target provides a comparison for the current through the inductor, sensed as a differential voltage at S1-S2 for Buck1 and S3-S4 for Buck2, and compared with this target during each cycle. A fall or rise in load current produces a rise or fall in voltage at VSENSEx, causing COMPx to fall or rise, respectively, thus increasing or decreasing the current through the inductor until the average current matches the load. In this way, the device maintains the output voltage in regulation.

The high-side N-channel MOSFET turns on at the beginning of each clock cycle and remains on until the inductor current reaches its peak value. Once this MOSFET turns off, and after a small delay (shoot-through delay), the lower N-channel MOSFET turns on until the start of the next clock cycle. In dropout operation, the high-side MOSFET stays on continuously. In every fourth clock cycle, the duty cycle is limited to 95% in order to charge the bootstrap capacitor at BOOTx. This allows a maximum duty cycle of 98.75% for the buck regulators. Thus, during dropout the buck regulators switch at one-fourth of the normal frequency.

### **Current Sensing and Current Limit With Foldback**

Clamping the maximum value of COMPx is such as to limit the maximum current through the inductor to a specified value. When the output of the buck regulator (and hence the feedback value at VSENSEx) falls to a low value due to a short circuit or overcurrent condition, the clamping voltage at the COMPx successively decreases, thus providing current foldback protection. This protects the high-side external MOSFET from excess current (forward-direction current limit).

Similarly, if due to a fault condition the output shorts to a high voltage and turns the low-side MOSFET fully on, the COMPx node drops low. The device holds COMPx at a low level as well in order to limit the maximum current in the low-side MOSFET (reverse direction current limit).

An external resistor senses the current through the inductor. Choose the sense resistor such that the maximum forward peak current in the inductor generates a voltage of 75 mV across the sense pins. This value specification is at low duty cycles only. At typical duty cycle conditions around 40% (assuming 5-V output and 12-V input), 50 mV is a more reasonable value, considering the slope compensation and tolerances. The typical characteristics in Figure 4 and Figure 19 provide a guide for using the correct current-limit sense voltage.

The current-sense pins Sx are high-impedance pins with low leakage across the entire output range. These pin characteristics allow DCR current sensing using the dc resistance of the inductor for higher efficiency. Figure 3 shows DCR sensing. Here the series resistance (DCR) of the inductor serves as the sense element. Place the filter components close to the device for noise immunity. Remember that while DCR sensing gives high efficiency, it is less accurate due to the temperature sensitivity and a wide variation of the parasitic series resistance of the inductor. Hence, it may often be advantageous to use the more-accurate sense resistor for current sensing.

Product Folder Links: TPS43340-Q1





Figure 3. Overcurrent Sensing and Control

# **Slope Compensation**

Optimal slope compensation which is adaptive to changes in input voltage and duty cycle allows stable current-mode operation in all conditions. For optimal performance of this circuit, satisfy the following condition in the choice of inductor and sense resistor:

$$L = \frac{200}{f_{SW}} \times R_{S} \tag{4}$$

where

L is the buck regulator inductor in henries

Rs is the sense resistor in ohms

f<sub>sw</sub> is the buck regulator switching frequency in Hz



Figure 4. Peak Current-Sense Voltage versus Duty Cycle



### **Reset Outputs and Filter Delays**

Each buck controller has an independent reset comparator monitoring the feedback voltage at the VSENSEx pins and indicating whether the output voltage has fallen below the specified reset threshold. The reset indicator is available as an open-drain output at the RSTx pins. An internal  $50\text{-k}\Omega$  pullup resistor to S2 or S4 is available, or one can use an external resistor. When a buck controller shuts down, the device pulls down the power-good outputs internally. Connecting the pullup resistor to a rail other than the output of that particular buck channel causes a constant current flow through the resistor when the buck controller powers down.

In order to avoid triggering the power-good indicators due to noise or fast transients on the output voltage, the device implements an internal delay of  $t_{deglitch}$  for de-glitching. The output voltage reaching its set value after a start-up ramp or negative transient asserts the power-good indicator high (releases the open-drain pin) after a delay of  $t_{delay\_fix}$ . A use of this is to delay the reset to the circuits being powered from the buck regulator rail. Program the delay of this circuit by using a suitable capacitor at the Rdelay pin according to Equation 5:

### **Power-Good Output Delay**

$$t_{\text{Rdelay}} = 10^6 \text{ x C}_{\text{Rdelay}} \text{ (seconds)}$$

where

C<sub>Rdelay</sub> is the capacitor value in farads on the Rdelay pin.

An open on the Rdelay pin sets the delay to a default value of 20 µs typical. The power-good delay timing is common to all supply rails, but the power good comparators and outputs function independently.

### **Light-Load PFM Mode**

An external clock or a high level on the SYNC pin or enabling Buck3 results in forced continuous-mode operation of the bucks. Having the SYNC pin low or open allows the buck controllers to operate in discontinuous mode at light loads by turning off the low-side MOSFET on detection of a zero-crossing in the inductor current.

In discontinuous mode, as the load decreases, the duration of the clock period when both the high-side and the low-side MOSFETs are turned off increases (deep discontinuous mode). In case the duration exceeds 60% of the clock period and  $V_{\text{IN}} > 8$  V, the buck controller switches to a low-power operation mode. The design ensures that this typically occurs at 1% of the set full-load current if the choice of the inductor and the sense resistor is appropriate as recommended in the slope compensation section.



Figure 5. Modes of Operation



In low-power PFM mode, the buck controllers monitor the  $V_{SENSEx}$  voltage and compare it with the 0.8 V internal reference. Whenever the  $V_{SENSEx}$  value falls below the reference, the high-side MOSFET turns on for a pulse-duration inversely proportional to the difference across VIN-S2 for Buck 1 and VIN-S4 for Buck2. At the end of this on-time, the high-side MOSFET turns off and the current in the inductor decays until it becomes zero. The low-side MOSFET does not turn on. The next pulse occurs the next time  $V_{SENSEx}$  falls below the reference value. This results in a constant volt-second  $T_{ON}$  hysteretic operation with a total device quiescent current consumption of 30  $\mu$ A when a single buck channel is active and 35  $\mu$ A when both channels are active.

As the load increases, the pulse become more and more frequent until the current in the inductor becomes continuous. At this point, the buck controller returns to normal fixed-frequency current-mode control. Another criterion for exit from the low-power mode is when VIN falls low enough to require a higher-than-80% duty cycle of the high-side MOSFET.

The TPS43340-Q1 can support the full-current load during low-power mode until the transition to normal mode takes place. The design ensures the low-power-mode exit occurs at 10% (typical) of full-load current if the inductor and sense resistor choices are as recommended. Moreover, there is always a hysteresis between the entry and exit thresholds to avoid oscillating between the two modes.

In the event that both buck controllers are active, low-power mode is only possible when both buck controllers have light loads that are low enough for entry to low-power mode.



### Gate-Driver Supply (VREG, EXTSUP)

An internal linear regulator supplies the gate drivers of the buck controllers and the buck converter. The regulator output (5.8 V typical) is available at the VREG pin and requires decoupling using a ceramic capacitor in the range of 3.3  $\mu$ F to 10  $\mu$ F. This pin has an internal current-limit protection; do not use it to power any other circuits.

Power for the VREG linear regulator comes from VIN by default when the EXTSUP voltage is lower than 4.6 V (typical). Should there be an expectation of VIN going to high levels, there can be excessive power dissipation in this regulator, especially at high switching frequencies and when using large external MOSFETs. In this case, it is advantageous to power this regulator from the EXTSUP pin, connection to which can be to a supply lower than VIN but high enough to provide the gate drive. The voltage on EXTSUP should not exceed 9 V. With EXTSUP connected to a voltage greater than 4.6 V, the linear regulator automatically switches to EXTSUP. Efficiency improvements are thus possible when using one of the switching regulator rails from the TPS43340-Q1 or any other voltage available in the system to power the EXTSUP. If the EXTSUP supply is above 4.6 V but below 7.5 V, the EXTSUP-LDO acts as a pass element, providing EXTSUP voltage less a small dropout to VREG.



Figure 6. Internal Gate-Driver Supply

Using a voltage above 5.8 V (sourced by VIN) for EXTSUP is advantageous, as it provides a large gate drive and hence better on-resistance of the external MOSFETs.

When using EXTSUP, always keep the buck rail supplying EXTSUP enabled. Alternatively, if it is necessary to switch off the buck rail supplying EXTSUP, place a diode between the buck rail and EXTSUP.

During low-power mode, the EXTSUP functionality is not available. The internal regulator operates as a shunt regulator powered from VIN and has a typical value of 7.5 V. Current-limit protection for VREG is available in low-power mode as well. If EXTSUP is unused, leave the pin open without a capacitor installed.

# External P-Channel Drive (GPULL) and Reverse Battery Protection

The TPS43340-Q1 includes a gate driver for an external P-channel MOSFET which can be used for reverse battery protection. This is useful to reduce the voltage drop across the protection element compared to using a series diode to  $V_{IN}$ . The gate – source voltage of the external PMOS is clamped by an internal Zener diode to 17 V typical.



$$\begin{split} V_{BAT} \leq V_F \rightarrow \mid V_{GS} \mid = 0 \ V \rightarrow \text{FET and diode not conducting} \\ V_F \leq V_{BAT} \leq V_T \ (\text{FET}) \rightarrow \mid V_{GS} \mid = V_{BAT} \rightarrow \text{FET NOT conducting and diode conducting} \\ V_T \ (\text{FET}) \leq V_{BAT} \leq 17 \ V \rightarrow \mid V_{GS} \mid = V_{BAT} \rightarrow \text{FET conducting} \\ V_{BAT} \geq 17 \ V \rightarrow \mid V_{GS} \mid = 17 \ V \rightarrow \text{FET conducting} \end{split}$$



Figure 7. Internal Circuit of GPULL Output

#### **NOTE**

An implementation without the PMOS blocks the current coming from Buck-outputs (improper OR-ing, etc.), which may result in exceeding the absolute maximum ratings.

# **Undervoltage Lockout and Overvoltage Protection**

The TPS43340-Q1 starts up at a VIN voltage of 6.5 V (maximum). Once it has started up, the device operates down to a  $V_{IN}$  undervoltage lockout level of 3.6 V or until reaching a VREG undervoltage of 3.6 V. A voltage above 46 V at VIN shuts down the device. In order to prevent transient spikes from shutting down the device, the under- and overvoltage protection have filter times of 5  $\mu$ s (typical). There is no support for overvoltage protection in LPM.

When the voltages return to the normal operating region, the enabled regulators start up with a soft-start ramp.

### **Thermal Protection**

The TPS43340-Q1 is protected from overtemperature using an internal thermal shutdown circuit. If the die temperature exceeds the thermal shutdown threshold (for example, due to fault conditions such as a short circuit at the gate drivers or VREG), the device turns off, and restarts when the temperature has fallen by the hysteresis.



### Table 1. Low-Power-Mode Operation of the System

|                                       |       |                                              | -                                                                      |
|---------------------------------------|-------|----------------------------------------------|------------------------------------------------------------------------|
| SETUP                                 | SYNC  | QUIESCENT CURRENT<br>(TYP),<br>NO LOAD, 25°C | DESCRIPTION                                                            |
| Buck1 or Buck2 in LPM mode            | Low   | Approximately 30 μA                          | Configuration for ignition-off applications with                       |
| Buck1 and Buck2 in LPM mode           | Low   | Approximately 35 μA                          | standby functionality                                                  |
| Buck1 or Buck2 in PWM mode            | Lliab | Approximately 30-40 mA                       | Including switching currents                                           |
| Buck1 and Buck2 in PWM mode           | High  | Approximately 30-40 mA                       | Including switching currents                                           |
| LREG1                                 | N/A   | Approximately 50 μA                          |                                                                        |
| LREG1 and Buck1 or Buck2 in LPM mode  | Low   | Approximately 55 μA                          | Configuration for ignition-off applications with standby functionality |
| LREG1 and Buck1 and Buck2 in LPM mode | Low   | Approximately 60 µA                          | otaliasy ranouoliamy                                                   |
| LREG1 and Buck1 or Buck2 in PWM mode  | Lliah | 30-40 mA                                     | Including switching currents                                           |
| LREG1 and Buck1 and Buck2 in PWM mode | High  | 30-40 mA                                     | Including switching currents                                           |

The synchronous buck converter Buck3 with the integrated FETs does not support LPM. Turning on Buck3 forces the system to operate in normal mode, and the quiescent current consumption increases.

Table 2. Input Voltage and Low-Power-Mode Operation

|                                               |                             | -                       | _                                      | -                                                |                                                                                                                                                                                                                                                                          |
|-----------------------------------------------|-----------------------------|-------------------------|----------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INPUT VOLTAGE<br>AT VIN PIN                   | LOAD<br>CURRENT OF<br>LREG1 | CHARGE PUMP<br>OF LREG1 | BUCK<br>CONTROLLERS<br>Buck1 AND Buck2 | VIN QUIESCENT<br>CURRENT (TYP),<br>NO LOAD, 25°C | DESCRIPTION                                                                                                                                                                                                                                                              |
| V <sub>IN</sub> > 9 V                         | N/A                         | OFF                     | LPM allowed                            | 55 μA                                            | Lowest current consumption of the                                                                                                                                                                                                                                        |
|                                               | < 2 mA                      | OFF                     | LPM allowed                            | 55 μA                                            | system at VIN (LREG1, Buck1 and Buck2 enabled), typical ignition-off stay-                                                                                                                                                                                               |
| $7.5 \text{ V} < \text{V}_{IN} < 9 \text{ V}$ | > 6 mA                      | ON                      | LPM allowed                            | 260 μΑ                                           | alive mode with up to three voltage rails active                                                                                                                                                                                                                         |
| V <sub>IN</sub> < 7.5 V                       | N/A                         | ON                      | LPM not allowed                        | 2.6 mA                                           | If VIN drops below 7.5 V, the buck controllers Buck1 and Buck2 leave low-power mode (LPM) and start PWM operation, quiescent current of the system increases. For applications that use the LREG1 only as the standby keep-alive supply, quiescent current is still low. |

Monitoring of the threshold for the charge pump of the low quiescent linear regulator LREG1 to be turned on occurs at the VIN pin. If using LREG1 as post regulator with an input voltage  $V_{LR1}$  of less than 7.5 V, the charge pump still stays off if operating within the required conditions for  $V_{IN}$  and the load current. The sampling interval for the foregoing voltage thresholds at the VIN pin is typically 60  $\mu$ s.

### **Phase Configuration**

The IC configuration has buck controller 1 and buck controller 2 switching 180 degrees out of phase. Buck converter (Buck3) switches in phase with buck controller 1.

| CONFIGURATION | Buck1 | Buck2 | Buck3 | DESCRIPTION                                            |
|---------------|-------|-------|-------|--------------------------------------------------------|
| Phase         | 00    | 180°  | 00    | Buck1 and Buck2 out of phase, Buck1 and Buck3 in phase |

### SYNCHRONOUS BUCK CONVERTER Buck3

This regulator operates with the switching frequency set on the RT terminal or an external clock input on the SYNC terminal. The internal power FETs switch out of phase to regulate the output voltage, operating in a pulse width modulation. The converter uses a peak-current mode-control loop with external frequency compensation. The synchronous operation mode improves the overall efficiency.

Product Folder Links: TPS43340-Q1



#### Soft Start and Foldback Functions

A capacitor on the SS3 terminal sets the converter soft start. Pulling the enable pin on EN3 high activates soft start. During soft start or whenever the voltage on VSENSE3 falls below limits given by  $f_{\rm SW-f-back}$ , the converter switches to a frequency foldback of  $f_{\rm sw}$  / 2 to help control the coil current. In addition to the frequency foldback, implementation of current foldback reduces power dissipation to protect the converter against an output short to ground. Like in the buck controllers, the current foldback reduces the maximum peak current limit depending on the voltage on the VSENSE3 pin. Figure 16 shows the characteristic of current foldback.

#### **Current-Mode Control and Current-Limit Protection**

Measurement of the coil peak current is by use of the high-side integrated FET; peak-current regulation occurs in each switching cycle in accordance with the voltage on the COMP3 pin. COMP3 is the output of a transconductance error amplifier of the voltage feedback loop for Buck3, as COMP1 and COMP2 are for controllers Buck1 and Buck2. COMP3 sets the target for the peak current comparator (inner current loop) and serves as frequency compensation of the voltage loop using a type II compensation network.

Clamping the voltage on the COMP3 node realizes the positive current limit. The positive clamping level depends on the voltage on the VSENSE3 pin, as described previously. The device also implements clamping for low voltage on the COMP3 pin, thereby speeding up the transient response after output overshoot. For stability of the current loop, during the switching cycle the internal slope compensation adjusts the current limit set by COMP3.

For correct operation of the slope compensation, the coil used for Buck3 must satisfy the following:

$$L_{\text{Buck3}} = 3.7 / f_{\text{sw}} \tag{6}$$

where:

L<sub>Buck3</sub> is the inductance in henries

 $f_{sw}$  is the switching frequency in hertz

Reaching the positive current limit during the high PWM phase resets the PWM. The high-side FET turns off and the low part of the cycle is initiated. On detecting an overcurrent condition such as an output short to a supply during the PWM low phase, the low-side FET turns off until the end of the given cycle, to allow the coil current to flow through the body diode of the high-side FET.

### **Operation in Dropout and Undervoltage Protection**

This converter is capable of operating with a low input-to-output voltage difference. In dropout operation, the integrated high-side MOSFET stays on continuously. In every fourth clock cycle, the device limits the duty cycle to 95% in order to charge the bootstrap capacitor at BOOT3. This allows a maximum duty cycle of 98.75% for the buck converter. In this mode, the output tracks the input until initiation of the internal undervoltage lockout due to low supply voltage on the VSUP pin.

Thermal shutdown monitors the virtual junction temperature of the integrated FETs. When  $T_J$  exceeds 170°C, both the high- and low-side switches turn off. The converter returns to normal operation when the temperature decreases to the acceptable level (typically  $T_J = 150$ °C)

#### Slew Rate Control (SLEW)

The setting on the SLEW terminal controlss the slew for Buck3. Setting the slew rate to logic high (slowest slew rate) extends the minimum on-time of the buck converter by 5% of the clock period.

| SLEW TERMINAL SETTING                                        | t <sub>r</sub> (TYP) ns | t <sub>f</sub> (TYP) ns |
|--------------------------------------------------------------|-------------------------|-------------------------|
| SLEW > $V_{REG} - 0.2 \text{ V}$ (low slew rate, logic high) | 24                      | 7                       |
| SLEW pin open – medium slew rate                             | 11                      | 3                       |
| SLEW < 0.2 V (fast slew rate, logic low)                     | 8                       | 2                       |

Product Folder Links: TPS43340-Q1

www.ti.com

### **LINEAR REGULATOR (LREG1)**

The linear regulator is an NMOS output low-dropout regulator with output load current up to 300 mA. It can operate directly from the battery. With EN4 tied high or open, LREG1 turns on its output following an internally generated soft-start ramp. The regulation loop uses internal frequency compensation. If the output shorts to ground, the device protects itself by limiting the current. For  $V_{\text{IN}}$  lower than 9 V, LREG1 controls the internal charge pump depending on  $V_{\text{IN}}$  and the load current in accordance with Table 2. An internal voltage selector selects the higher available supply,  $V_{\text{IN}}$  or the charge pump voltage, for the error amplifier. The device monitors the output voltage of the low-dropout regulator for undervoltage and signals its state on pin RST4.



### TYPICAL CHARACTERISTICS











### TYPICAL CHARACTERISTICS (continued)

Buck1 AND Buck2 LOAD STEP: LOW-POWER-MODE **ENTRY** 

(0.09 mA TO 4 A AT 2.5 A/µs) V<sub>IN</sub> = 12 V, V<sub>OUTx</sub> = 5 V, SWITCHING FREQUENCY = 400 kHz



Figure 12.

**Buck1 AND Buck2 LOAD STEP: LOW-POWER-MODE EXIT** (0.09 mA TO 4 A AT 2.5 A/µs)

V<sub>IN</sub> = 12 V, V<sub>OUTx</sub> = 5 V, SWITCHING FREQUENCY = 400 kHz INDUCTOR = 4.7  $\mu$ H, R<sub>SENSE</sub> = 10 m $\Omega$ 



Figure 13.

INDUCTOR CURRENTS (Buck1 AND Buck2)  $V_{IN} = 12 \text{ V}, V_{OUTx} = 5 \text{ V}, \text{SWITCHING FREQUENCY} = 400 \text{ kHz}$ INDUCTOR = 4.7  $\mu$ H, R<sub>SENSE</sub> = 10  $m\Omega$ 



Figure 14.

Copyright © 2011-2013, Texas Instruments Incorporated

Product Folder Links: TPS43340-Q1

# **TYPICAL CHARACTERISTICS (continued)**











# TYPICAL CHARACTERISTICS (continued)

### **CURRENT LIMIT** versus **DUTY CYCLE (Buck1 AND Buck2)** 80 PEAK CURRENT SENSE VOLTAGE (mV) 70 60 **V**<sub>IN</sub> = 8 **V** 50 40 V<sub>IN</sub> = 12 V 30 20 10 40 50 60 70 10 20 30 80 90 100 0 **DUTY CYCLE (%)**

Figure 19.





#### **APPLICATION INFORMATION**

# High- and Low-Side Power NMOS Selection for the Buck Converters

An internal supply, which is 5.8 V typical under normal operating conditions, provides the gate-drive supply for these MOSFETs. The output is a totem pole, allowing full voltage drive of VREG to the gate with a peak output current of 0.6 A. The high-side MOSFET reference is the phase terminal (PHx), and the low-side MOSFET referenced is the power ground (PGNDx) terminal. For a particular application, select these MOSFETs with consideration for the following parameters  $r_{DS(on)}$ , gate charge Qg, drain-to-source breakdown voltage BVDSS, maximum dc current  $I_{DC}$ (maximum), and thermal resistance for the package.

## Power dissipation on the high-side FET (P<sub>D HS</sub>):

$$P_{D_{-HS}} = (I_{OUT})^{2} \times r_{DS(on)} (1 + TC) \times D + \left(\frac{V_{IN} \times I_{OUT}}{2}\right) \times (t_{r} + t_{f}) \times f_{SW}$$
(7)

First term is conduction losses.

Second term is switching losses.

# Power dissipation on the low-side FET (P<sub>D LS</sub>):

$$P_{D_{LS}} = (I_{OUT})^2 \times r_{DS(on)} (1 + TC) \times (1 - D) + V_f \times I_{OUT} (t_{dead}) \times f_{SW}$$
(8)

The first term in the foregoing equation refers to conduction losses, and the second term covers the switching losses in the FET body diode during the dead-time.

NOTE: r<sub>DS(on)</sub> has a positive temperature coefficient TC, which is typically 0.4%/°C.

Gate losses for high-side and low-side FETs:

$$P_{\text{BuckX GATE}} = 2 \times f_{\text{sw}} \times Qg \times V_{\text{REG}}$$
(9)

# Design Guide - Step-by-Step Design Procedure

The following example illustrates the design process and component selection for the TPS43340-Q1. Table 3 lists the design goal parameters.

**Table 3. Application Example** 

| PARAMETER                                                             | Buck1                        | Buck2                        | Buck3                       |
|-----------------------------------------------------------------------|------------------------------|------------------------------|-----------------------------|
| Input voltage, V <sub>IN</sub>                                        | 6 V to 18 V<br>14 V, typical | 6 V to 18 V<br>14 V, typical | 4 V to 10 V<br>5 V, typical |
| Output ripple voltage                                                 | ±0.2 V                       | ±0.2 V                       | ±0.1 V                      |
| Output voltage, V <sub>OUT</sub>                                      | 5 V ±2%                      | 3.3 V ±2%                    | 1.8 V ±2%                   |
| Maximum output current, I <sub>OUT</sub>                              | 4.5 A                        | 4.5 A                        | 2.2 A                       |
| Minimum output current, I <sub>OUT</sub>                              | 0.1 A                        | 0.1 A                        | 0.1 A                       |
| Load-step output tolerance, $\Delta V_{OUT} + \Delta V_{OUT(Ripple)}$ | ±0.3 V                       | ±0.3 V                       | ±0.15 V                     |
| Current-output load step, ∆l <sub>OUT</sub>                           | 0.1 A to 4.5 A               | 0.1 A to 4.5 A               | 0.1 A to 2.2 A              |
| Converter switching frequency, f <sub>SW</sub>                        | 400 kHz                      | 400 kHz                      | 400 kHz                     |
| Junction temperature, T <sub>J</sub>                                  | 125°C                        | 125°C                        | 125°C                       |





L1, L2, L3: DR127-8R2-R (Coiltronics)

TOP\_SW3: IRF7663TRPBF (International Rectifier)

TOP\_SW1, BOT\_SW2: Si4946BEY-T1-E3 (Vishay)

TOP\_SW2, BOT\_SW2: Si4946BEY-T1-E3 (Vishay)

CBUCK1, CBUCK2, CBUCK3:AVX-TPSD107K016R0060 (AVX)

Figure 21. Application Schematic

## **Buck1 Component Selection**

# **Duty Cycle**

$$D = \frac{V_{OUT}}{V_{IN}} = \frac{5 \text{ V}}{14 \text{ V}} = 0.357 \tag{10}$$

# **Selection of Current Sensing Resistor**

$$R_{SENSE} = \frac{0.075 \text{ V}}{4.5 \text{ A}} = 0.017 \Omega \tag{11}$$

Use 10 m $\Omega$  to allow for ripple-current.

### **Inductor Selection L**

$$L = 200 \times \frac{0.01 \Omega}{400 \text{ kHz}} = 5 \mu \text{H}$$
 (12)

Use 8.2 µH.

# **Inductor Ripple Current**

$$\Delta I_{L(RIPPLE)} = \frac{5 \text{ V}}{400 \text{ kHz} \times 8.2 \text{ } \mu\text{H}} \times \left(1 - \frac{5 \text{ V}}{14 \text{ V}}\right) = 0.98 \text{ A}$$
(13)

# Output Capacitor Cout

$$C_{OUT} = \frac{2 \times 4.5 \text{ A}}{400 \text{ kHz} \times 0.2 \text{ V}} = 112 \text{ } \mu\text{F}$$
 (14)

Copyright © 2011–2013, Texas Instruments Incorporated



Use 100 µF.

$$\Delta V_{OUT1} = \frac{\Delta I_{OUT2}}{4 \times f_C \times C_{OUT1}} + \Delta I_{OUT1} \times ESR = \frac{4.4 \text{ A}}{4 \times 50 \text{ kHz} \times 100 \mu F} + 4.4 \text{ A} \times 10 \text{ m}\Omega = 264 \text{ mV}$$
(15)

$$V_{OUT1(Ripple)} = \frac{I_{OUT1(Ripple)}}{8 \times f_{SW} \times C_{OUT1}} + I_{OUT1(Ripple)} \times ESR = \frac{0.98 \text{ A}}{8 \times 400 \text{ kHz} \times 100 \mu\text{F}} + 0.98 \text{ A} \times 10 \text{ m}\Omega = 12.8 \text{ mV} \tag{16}$$

# Input Capacitor CIN

$$C_{IN} = \frac{0.25 \times 4.5 \text{ A}}{400 \text{ kHz} \times 0.5 \text{ V}} = 5.6 \text{ } \mu\text{F}$$
(17)

Use 10 µF, shared between Buck1 and Buck2.

### **High-Side MOSFET (Buck1TOPFET)**

$$P_{\text{BuckTOPFET}} = (I_{\text{OUT}})^2 \times r_{\text{DS(on)}} (1 + \text{TC}) \times D + \left(\frac{V_{\text{IN}} \times I_{\text{OUT}}}{2}\right) \times (t_{\text{r}} + t_{\text{f}}) \times f_{\text{SW}}$$
(18)

$$(4.5 \text{ A})^2 \times 0.009 \ \Omega \times (1+0.4) \times 0.357 + \left(\frac{14 \text{ V} \times 4.5 \text{ A}}{2}\right) \times (20 \text{ ns} + 20 \text{ ns}) \times 400 \text{ kHz} = 0.59 \text{ W}$$
(19)

# Low-Side MOSFET (Buck1LOWFET)

$$P_{\text{BuckLOWERFET}} = (I_{\text{OUT}})^2 \times r_{\text{DS(on)}} (1 + \text{TC}) \times (1 - D) + V_F \times I_{\text{OUT}} \times (2 \times t_d) \times f_{\text{SW}}$$
(20)

$$(4.5 \text{ A})^2 \times 0.009 \times (1+0.4) \times (1-0.357) + 0.6 \text{ V} \times 4.5 \text{ A} \times (2 \times 20 \text{ ns}) \times 400 \text{ kHz} = 0.21 \text{ W}$$
 (21)

# **Buck2 Component Selection**

### **Duty Cycle**

$$D = \frac{V_{OUT}}{V_{IN}} = \frac{3.3 \text{ V}}{14 \text{ V}} = 0.236$$
 (22)

### **Selection of Current-Sensing Resistor**

$$R_{SENSE} = \frac{0.075 \text{ V}}{4.5 \text{ A}} = 0.017 \Omega \tag{23}$$

Use 10 m $\Omega$  to allow for ripple current.

### **Inductor Selection L**

$$L = 200 \text{ x } \frac{0.01 \Omega}{400 \text{ kHz}} = 5 \mu \text{H}$$
 (24)

Use 8.2 uH.

### **Inductor Ripple Current**

$$\Delta I_{L(RIPPLE)} = \frac{3.3 \text{ V}}{400 \text{ kHz} \times 8.2 \text{ } \mu\text{H}} \times \left(1 - \frac{3.3 \text{ V}}{14 \text{ V}}\right) = 0.77 \text{ A}$$
 (25)

# **Output Capacitor Cout**

$$C_{OUT} = \frac{2 \times 4.5 \text{ A}}{400 \text{ kHz} \times 0.2 \text{ V}} = 112 \text{ } \mu\text{F} \tag{26}$$

Use 100 µF.

$$\Delta V_{OUT2} = \frac{\Delta I_{OUT2}}{4 \times f_C \times C_{OUT2}} + \Delta I_{OUT2} \times ESR = \frac{4.4 \text{ A}}{4 \times 50 \text{ kHz} \times 100 \mu F} + 4.4 \text{ A} \times 10 \text{ m}\Omega = 264 \text{ mV}$$
 (27)

$$V_{OUT2(Ripple)} = \frac{I_{OUT2(Ripple)}}{8 \times f_{SW} \times C_{OUT2}} + I_{OUT2(Ripple)} \times ESR = \frac{0.77 \text{ A}}{8 \times 400 \text{ kHz} \times 100 \mu F} + 0.77 \text{ A} \times 10 \text{ m}\Omega = 10.1 \text{ mV}$$
 (28)



### Input Capacitor CIN

$$C_{IN} = \frac{0.25 \times 4.5 \text{ A}}{400 \text{ kHz} \times 0.5 \text{ V}} = 5.6 \text{ } \mu\text{F}$$
 (29)

Use 10 µF, shared between Buck1 and Buck2. For better line-transient immunity, use a larger value.

### **High-Side MOSFET (Buck2TOPFET)**

$$P_{\text{BuckTOPFET}} = (I_{\text{OUT}})^2 \times r_{\text{DS(on)}} (1 + \text{TC}) \times D + \left(\frac{V_{\text{IN}} \times I_{\text{OUT}}}{2}\right) \times (t_{\text{r}} + t_{\text{f}}) \times f_{\text{SW}}$$
(30)

$$(4.5 \text{ A})^2 \times 0.009 \ \Omega \times (1+0.4) \times 0.236 + \left(\frac{14 \text{ V} \times 4.5 \text{ A}}{2}\right) \times \left(20 \text{ ns} + 20 \text{ ns}\right) \times 400 \text{ kHz} = 0.56 \text{ W}$$
(31)

## Low-Side MOSFET (Buck2LOWFET)

$$P_{\text{BuckLOWERFET}} = (I_{\text{OUT}})^2 \times r_{\text{DS(on)}} (1 + \text{TC}) \times (1 - D) + V_F \times I_{\text{OUT}} \times (2 \times t_d) \times f_{\text{SW}}$$
(32)

$$(4.5 \text{ A})^2 \times 0.009 \ \Omega \times (1+0.4) \times (1-0.236) + 0.6 \ \text{V} \times 4.5 \ \text{A} \times (2 \times 20 \ \text{ns}) \times 400 \ \text{kHz} = 0.24 \ \text{W} \tag{33}$$

### **Buck3 Component Selection**

### **Duty Cycle**

$$D = \frac{V_{OUT}}{V_{IN}} = \frac{1.8 \text{ V}}{5 \text{ V}} = 0.36 \tag{34}$$

# Inductor Selection L<sub>Buck3</sub>

$$L_{\rm BUCK3} = \frac{3.7 \ \Omega}{400 \ \rm kHz} = 9.25 \ \mu H$$
 (35)

Use 8.2 µH.

#### **Inductor Ripple Current**

$$\Delta I_{L(RIPPLE)} = \frac{1.8 \text{ V}}{400 \text{ kHz} \times 8.2 \text{ } \mu\text{H}} \times \left(1 - \frac{1.8 \text{ V}}{5 \text{ V}}\right) = 0.46 \text{ A}$$
(36)

### **Output Capacitor Cour**

$$C_{OUT3} \approx \frac{2 \times \Delta I_{OUT3}}{f_{SW} \times \Delta V_{OUT3}} = \frac{2 \times 2.1 \text{ A}}{400 \text{ kHz} \times 0.15 \text{ V}} = 70 \text{ }\mu\text{F}$$
(37)

Use 100 µF.

# Input Capacitor C<sub>IN</sub>

$$C_{IN} = \frac{0.25 \times 2.2 \text{ A}}{400 \text{ kHz} \times 0.05 \text{ V}} = 5.76 \text{ } \mu\text{F}$$
(38)

Use 10 µF.

$$\Delta V_{OUT3} = \frac{\Delta I_{OUT3}}{4 \times f_C \times C_{OUT3}} + \Delta I_{OUT3} \times ESR = \frac{2.1 \, A}{4 \times 50 \, \text{kHz} \times 100 \, \mu\text{F}} + 2.1 \, A \times 10 \, \text{m} \Omega = 126 \, \text{mV} \tag{39}$$

$$V_{OUT3(Ripple)} = \frac{I_{OUT3(Ripple)}}{8 \times f_{SW} \times C_{OUT3}} + I_{OUT3(Ripple)} \times ESR = \frac{0.46 \text{ A}}{8 \times 400 \text{ kHz} \times 100 \mu F} + 0.46 \text{ A} \times 10 \text{ m}\Omega = 6.03 \text{ mV} \tag{40}$$

# Internal High-Side MOSFET (Buck3TOPFET)

$$P_{\text{BuckTOPFET}} = (I_{\text{OUT}})^2 \times r_{\text{DS(on)}} (1 + \text{TC}) \times D + \left(\frac{V_{\text{IN}} \times I_{\text{OUT}}}{2}\right) \times (t_{\text{r}} + t_{\text{f}}) \times f_{\text{SW}}$$
(41)

$$(2.2 \text{ A})^2 \times 0.28\Omega \times 0.36 + \left(\frac{5 \text{ V} \times 2.2 \text{ A}}{2}\right) \times (20 \text{ ns} + 20 \text{ ns}) \times 400 \text{ kHz} = 0.58 \text{ W}$$
 (42)



### Internal Low-Side MOSFET (Buck3LOWFET)

$$P_{\text{BuckLOWERFET}} = (I_{\text{OUT}})^2 \times r_{\text{DS(on)}} (1 + \text{TC}) \times (1 - D) + V_{\text{F}} \times I_{\text{OUT}} \times (2 \times t_{\text{d}}) \times f_{\text{SW}}$$
(43)

$$(2.2 \text{ A})^2 \times 0.28\Omega \times (1 - 0.36) 0.6 \times 2.2 \text{ A} \times (2 \times 20 \text{ ns}) \times 400 \text{ kHz} = 0.89 \text{ W}$$
 (44)

### **Power Dissipation**

The power dissipation depends on the MOSFET drive current and input voltage. The drive current is proportional to the total gate charge of the external MOSFET.

# Power Dissipation of Buck1 and Buck2 (V<sub>OUT1</sub> and V<sub>OUT2</sub>)

$$P_{Gate drive} = Qg \times V_{REG} \times f_{sw} \text{ (Watts)}$$

Assuming both high and low side MOSFETs are identical in a synchronous configuration, the total power dissipation per buck is

$$P_{\text{Buck1}} = 2 \times Qg \times f_{\text{sw}} \times V_{\text{REG}} \text{ (Watts)}$$
 (46)

### Power Dissipation of Buck Converter Buck3 (VOLIT3)

### High-Side Switch

The power dissipation losses are applicable for positive output currents:

$$P_{\text{HS-CON}} = I_{\text{OUT}}^{2} \times r_{\text{DS(on)}} \times (V_{\text{OUT}} / V_{\text{IN}}) \text{ (Conduction losses)}$$
(47)

$$P_{HS SW} = \frac{1}{2} \times V_{SUP} \times I_{OUT} \times (t_r + t_f) \times f_{SW}$$
 (Switching losses) (48)

$$P_{HS\_Gate}$$
 = 1 nC ×  $f_{sw}$  (Gate drive losses, valid at  $V_{REG}$  = 5.8 V,  $V_{SUP}$  = 4 V)

$$P_{HS\_Total} = P_{HS-CON} + P_{H\_SW} + P_{HS\_Gate}$$
 (49)

#### Low-Side Switch

The power dissipation losses are applicable for positive output currents.

$$P_{LS-CON} = I_{OUT}^{2} \times r_{DS(on)} \times (1 - V_{OUT} / V_{IN})$$
 (Conduction losses) (50)

$$P_{LS~SW} = \frac{1}{2} \times V_{SUP} \times I_{OUT} \times (t_r + t_f) \times f_{SW}$$
 (Switching losses) (51)

$$P_{LS Gate} = 1 \text{ nC} \times f_{SW}$$
 (Gate drive losses, valid at  $V_{VREG} = 5.8 \text{ V}$ ,  $V_{SUP} = 4 \text{ V}$ ) (52)

$$P_{LS\ DIODE} = 2 \times V_f \times I_{OUT} \times f_{sw} \times t_{dead}$$
 (Low-side body diode losses during dead time) (53)

$$P_{LS Total} = P_{LS-CON} + P_{L SW} + P_{LS Gate} + P_{LS DIODE}$$

$$(54)$$

### Linear Regulator (LREG1)

$$P_{LREG1} = (V_{VLR1} - V_{LREG1}) \times I_{OUT}$$
(55)

where

 $V_{OUT}$  = Output voltage,  $V_{IN}$  = Input voltage

I<sub>OUT</sub> = Output current, f<sub>SW</sub> = Switching frequency

t<sub>r</sub> = Rise time of switching node PH3

t<sub>f</sub> = Fall time of switching node PH3

 $V_{RFG}$  = FET gate drive voltage

Vf\_diode = Low-side FET diode drop (conduction during dead time)

### **IC Power Consumption**

$$P_{IC} = Iq \times V_{IN} \text{ (Watts)} \tag{56}$$

$$P_{Total} = P_{Buck1 \text{ and } Buck2} + P_{HS\_Total} + P_{LS\_Total} + P_{LREG1} + P_{IC} \text{ (Watts)}$$
(57)



# Table 4. Summary of Equations for Component Selection (1)(2)

| PARAMETER OR COMPONENT                                | Buck1 AND Buck2                                                                                         | Buck3                                                                                                   | COMMENTS                                                                                                                                                           |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Duty cycle D                                          | $D = \frac{V_{OUT}}{V_{IN}}$                                                                            | $D = \frac{V_{OUT}}{V_{IN}}$                                                                            | Buck3 is powered from Buck1 or Buck2.                                                                                                                              |
| Current-limit sense resistor R <sub>S</sub>           | $R_{S} = \frac{0.075}{1.25 \times I_{OUT} \text{ max}}$                                                 | Not Applicable                                                                                          | Choose a current limit of 25% more than maximum load.                                                                                                              |
| Inductor selection L                                  | $L = \frac{200}{f_{SW}} \times R_{S}$                                                                   | $L = \frac{3.7}{f_{SW}}$                                                                                | Choose R <sub>S</sub> based on the current limit set for the application.                                                                                          |
| Inductor ripple current                               | $\Delta I_{L(RIPPLE)} = \frac{V_{OUT}}{f_{SW} \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$ | $\Delta I_{L(RIPPLE)} = \frac{V_{OUT}}{f_{SW} \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$ | Typically the ± inductor ripple current is 25% of maximum load current.                                                                                            |
| Output capacitor C <sub>OUT</sub>                     | $C_{OUT} = \frac{\Delta I_{OUT}}{4 \times GBW \times \Delta V_{OUT}}$                                   | $C_{OUT} = \frac{\Delta I_{OUT}}{4 \times GBW \times \Delta V_{OUT}}$                                   | Also consider that the ESR of the output capacitor influences the output-voltage ripple due to load steps.                                                         |
| Input capacitor C <sub>IN</sub>                       | $C_{IN} = \frac{0.25 \times \Delta I_{OUT~MAX}}{f_{SW} \times \Delta V_{IN}}$                           | $C_{IN} = \frac{0.25 \times \Delta I_{OUT~MAX}}{f_{SW} \times \Delta V_{IN}}$                           | Base the input-capacitor value on the input-voltage ripple desired.                                                                                                |
| Soft-start C <sub>SS</sub>                            | $C_{SS} = \frac{1  \mu A \times \Delta t}{0.8}$                                                         | $C_{SS} = \frac{1  \mu A \times \Delta t}{0.8}$                                                         | Choose the soft-start time required, $\Delta t,$ and then calculate $C_{SS}.$                                                                                      |
| Bootstrap capacitor CBoot                             | $C_{BOOT} = \frac{Qg}{\Delta V}$                                                                        | $C_{BOOT} = \frac{Qg}{\Delta V}$                                                                        | Choose based on the desired amount of ripple based on FET gate charge and operating $V_{\text{IN}}$ .                                                              |
| Compensation resistor for GBW                         | $R3 = \frac{GBW \times 2\pi \times C_{OUT}}{gm \times K_{CFB} \times \beta}$                            | $R3 = \frac{GBW \times 2\pi \times C_{OUT}}{gm \times Gm3 \times \beta}$                                | To determine resistor R3, assume GBW $\approx$ $f_{sw}$ / 5 to $f_{sw}$ / 20.                                                                                      |
| Compensation capacitor for zero                       | C1 = $\frac{1}{2 \pi \times R3 \times 0.1 \times GBW}$                                                  | C1 = $\frac{1}{2 \pi \times R3 \times 0.1 \times GBW}$                                                  | C1 can be also increased 2x for faster small-signal settling at the expense of large step response (slew rate on COMPx).                                           |
| Compensation capacitor for second pole                | $C2 = \frac{1}{\pi x f_{SW} x R3}$                                                                      | $C2 = \frac{1}{\pi x f_{SW} x R3}$                                                                      | The value of C2 is also critical for buffering the noise on the COMPx pin, and so the value of capacitance is a trade-off between noise immunity and phase margin. |
| Pole at low frequency with high dc gain               | $f_{\text{P1}} = \frac{1}{2 \pi \times \text{C1} \times \text{R}_{\text{OUT\_OTA}}}$                    | $f_{\text{P1}} = \frac{1}{2 \pi \times \text{C1} \times \text{R}_{\text{OUT\_OTA}}}$                    | $R_{OUT\_OTA} = 1 M\Omega$ minimum                                                                                                                                 |
| Zero at control-loop pole related to output filter LC | $f_{\rm Z1} = \frac{1}{2 \pi{\rm x}{\rm C1}{\rm x}{\rm R3}}$                                            | $f_{\rm Z1} = \frac{1}{2 \pi \text{x C1 x R3}}$                                                         | Place zero at 0.05 to 0.1 × GBW (see comment on C1 above).                                                                                                         |
| Second pole for type 2a                               | $f_{\rm PZ} = \frac{1}{2\pi\mathrm{x}\mathrm{C2}\mathrm{x}\mathrm{R3}}$                                 | $f_{\rm PZ} = \frac{1}{2\pi\mathrm{x}\mathrm{C2}\mathrm{x}\mathrm{R3}}$                                 | Place the second pole at or below half of the switching frequency $f_{\rm sw}$ , observing distance to GBW.                                                        |

 $<sup>\</sup>begin{array}{ll} (1) & \mathsf{K}_{\mathsf{CFB}} = 0.125 \: / \: \mathsf{R}_{\mathsf{SENSE}} \\ (2) & \mathsf{S} = \mathsf{V}_{\mathsf{REF}} \: / \: \mathsf{V}_{\mathsf{OUT}} \end{array}$ 



## Power Dissipation Derating Profile, 48-Pin HTTSOP PowerPAD Package



Figure 22. Power Dissipation Derating Profile Based on High-K JEDEC PCB

### **PCB Layout Guidelines**

### **Grounding and PCB Circuit Layout Considerations**

- Connect the drains of TOP\_SW1 and TOP\_SW2 together with the +ve terminal of the input capacitor C<sub>OUT1</sub>.
  The trace length between these terminals should be short.
- 2. The Kelvin-current sensing for the shunt resistor should have traces with minimum spacing, routed in parallel with each other. Place any filtering capacitors for noise near the IC pins.
- Connect the resistor divider for sensing output voltage between the +ve terminal of its respective output capacitor C<sub>Buck1</sub> or C<sub>Buck2</sub> or C<sub>Buck3</sub> and the IC signal ground. Do not route these components or their traces near any switching nodes or high-current traces.

#### Other Considerations

- 1. Separate the IC signal ground and power ground terminals (GND and PGNDx) pins. Use a star-ground configuration if connecting to a non-ground plane system. Use tie-ins for the EXTSUP capacitor, compensation network ground, and voltage-sense feedback ground networks to this star ground.
- 2. Connect a compensation network between the compensation pins and IC signal ground. Connect the oscillator resistor (frequency setting) between the RT pin and IC signal ground. Do not locate these sensitive circuits near the dV/dt nodes; these include the gate drive outputs, phase pins, and boost circuits (bootstrap).
- 3. Reduce the surface area of the high-current-carrying loops to a minimum by ensuring optimal component placement. Locate the bypass capacitors as close as possible to their respective power and ground pins.



# **PCB Layout**



Copyright © 2011–2013, Texas Instruments Incorporated



# **REVISION HISTORY**

| CI | nanges from Revision B (April 2012) to Revision C                                                                                                                             | Page |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added bullets to top of Features list                                                                                                                                         | 1    |
| •  | Revised first-page schematic                                                                                                                                                  | 1    |
| •  | Appended missing "-Q1" to part number                                                                                                                                         | 2    |
| •  | Added the Thermal Information table                                                                                                                                           | 4    |
| •  | Deleted thermal characteristics from Recommended Operating Characteristics table                                                                                              | 5    |
| •  | Multiple changes throughout Electrical Characteristics table                                                                                                                  | 6    |
| •  | Added a sentence to the EXTSUP pin description                                                                                                                                | 11   |
| •  | Changed "converter" to "controller" for pin SS2                                                                                                                               | 12   |
| •  | Modified Equation 1                                                                                                                                                           | 14   |
| •  | Changed f <sub>SW-Trans-delay</sub> to t <sub>SW-Trans-delay</sub>                                                                                                            | 14   |
| •  | Modified Equation 2                                                                                                                                                           |      |
| •  | Renamed VBUCKx to V <sub>OUTx</sub>                                                                                                                                           | 14   |
| •  | Added (Farads) to Equation 3                                                                                                                                                  | 14   |
| •  | Changed "resistor" to "V <sub>OUT3</sub> "                                                                                                                                    | 14   |
| •  | Revised Figure 4                                                                                                                                                              | 16   |
| •  | Changed "VBAT" to "V <sub>IN</sub> "                                                                                                                                          | 17   |
| •  | Changed the recommended capacitor value                                                                                                                                       | 19   |
| •  | Added a sentence to the second paragraph of the Gate-Driver Supply section                                                                                                    | 19   |
| •  | Added new sentence to Gate-Driver Supply section                                                                                                                              | 19   |
| •  | Replaced the two paragraphs following Figure 6 with three new paragraphs                                                                                                      | 19   |
| •  | Modified power-dissipation equations                                                                                                                                          | 28   |
| •  | Buck2 Component Selection, modified Equation 22, Equation 25, Equation 26, and Equation 29, Equation 31                                                                       | 30   |
| •  | Added Equation 27, Equation 28, Equation 30, and Equation 32                                                                                                                  | 30   |
| •  | Buck3 Component Selection, modified Equation 34, Equation 36, Equation 37, and Equation 38,                                                                                   | 31   |
| •  | Added Equation 39, Equation 40, Equation 41, and Equation 43                                                                                                                  | 31   |
| •  | Modified several equations in Summary of Equations table                                                                                                                      | 33   |
|    |                                                                                                                                                                               |      |
| CI | nanges from Revision A (January 2012) to Revision B                                                                                                                           | Page |
| •  | Changed Feedback input to Supply sense input in Abs Max Ratings table.                                                                                                        | 3    |
| •  | Inserted Input voltage for Buck 2 information in the Recommended Operating Conditions table.                                                                                  | 5    |
| •  | Added VIN2SENSE = 4 V to 40 V in Electrical Characteristics table header.                                                                                                     | 6    |
| •  | Changed I <sub>q_LPM</sub> to I <sub>q</sub> , changed LPM quiescent current to Quiescent current, and changed the conditions for EN in the Electrical Characteristics table. | 6    |



# PACKAGE OPTION ADDENDUM

24-.lan-2013

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status  | Package Type | Package | Pins | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|---------|--------------|---------|------|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)     |              | Drawing |      |             | (2)                        |                  | (3)                 |              | (4)               |         |
| TPS43340QPHPQ1   | PREVIEW | HTQFP        | PHP     | 48   | 250         | TBD                        | Call TI          | Call TI             | -40 to 125   |                   |         |
| TPS43340QPHPRQ1  | ACTIVE  | HTQFP        | PHP     | 48   | 1000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 43340Q1           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.

# PACKAGE MATERIALS INFORMATION

www.ti.com 26-Jan-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS43340QPHPRQ1 | HTQFP           | PHP                | 48 | 1000 | 330.0                    | 16.4                     | 9.6        | 9.6        | 1.5        | 12.0       | 16.0      | Q2               |

www.ti.com 26-Jan-2013



#### \*All dimensions are nominal

|        | evice     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------|-----------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS433 | 40QPHPRQ1 | HTQFP        | PHP             | 48   | 1000 | 367.0       | 367.0      | 38.0        |  |

# PHP (S-PQFP-G48)

# PowerPAD™ PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



# PHP (S-PQFP-G48)

PowerPAD™ PLASTIC QUAD FLATPACK

# THERMAL INFORMATION

This PowerPAD  $^{\mathbf{m}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

\( \hat{\text{P}} \) Tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>