CMOS 8-Bit Microcontroller

# TMP87CH70BF, TMP87CM70BF

The 87CH70B/M70B are the high speed and high performance 8-bit single chip microcomputers. These MCU contain 6-bit A/D conversion inputs and a VFT (Vacuum Fluorescent Tube) driver on a chip.

| Part No.    | ROM          | RAM         | Package            | OTP MCU    |  |
|-------------|--------------|-------------|--------------------|------------|--|
| TMP87CH70BF | 16 K x 8-bit | E120 kit    | D OFD00 1400 0 80D | TMP87PM70F |  |
| TMP87CM70BF | 32 K 🗙 8-bit | 512 x 8-bit | P-QFP80-1420-0.80B |            |  |

#### Features



# TOSHIBA

- Vacuum Fluorescent Tube Driver (automatic display)
  - High breakdown voltage ports (max. 40 V  $\times$  32 bits)
- Key scanning function
  - Key-matrix constructed by segment outputs (1 to 16) and key inputs (1 to 8)
- Dual clock operation
  - Single/Dual-clock mode (option)
- Five Power saving operating modes
  - STOP mode: Oscillation stops. Battery/Capacitor back-up. Port output hold/High-impedance.
  - SLOW mode: Low power consumption operation using low-frequency clock (32.768 kHz).
  - IDLE1 mode: CPU stops, and Peripherals operate using high-frequency clock. Release by interrupts.
  - IDLE2 mode: CPU stops, and Peripherals operate using high-and low-frequency clock. Release by interrupts.
  - SLEEP mode: CPU stops, and Peripherals operate using low-frequency clock. Release by interrupts.
- ♦ Wide operating voltage: 2.7 to 5.5 V at 4.19 MHz / 32.768 kHz,

4.5 to 5.5 V at 8 MHz / 32.768 kHz (87CH70B/M70B)

4.5 to 6 V at 8 MHz / 32.768 kHz (87PM70)

Emulation Pod: BM87CK70F0B (or BM87CK70F0A)

## Pin Assignments (Top View)





# **Block Diagram**



I/O Ports

# **Pin Function**

| Pin Name                                              | Input / Output | Function                                                                                                                    |                                                                                       |  |  |  |  |
|-------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| P07 to P00                                            | I/O            |                                                                                                                             |                                                                                       |  |  |  |  |
| P17, P16, P14                                         | I/O            | Two 8-bit programmable input/output ports (tri-state).                                                                      |                                                                                       |  |  |  |  |
| P15 (TC2)                                             | l/O (Input)    | Each bit of these ports can be                                                                                              | Timer/Counter 2 input                                                                 |  |  |  |  |
| P13 (DVO)                                             | l/O (Output)   | individually configured as an input or an                                                                                   | Divider output                                                                        |  |  |  |  |
| P12 (INT2 / TC1)                                      |                | output under software control.<br>During reset, all bits are configured as                                                  | External interrupt input 2 or<br>Timer/Counter 1 input                                |  |  |  |  |
| <br>P11 (INT1)                                        | I/O (Input)    | inputs.<br>When used as a divider output, the latch                                                                         | External interrupt input 1                                                            |  |  |  |  |
| P10 (INT0)                                            |                | must be set to "1".                                                                                                         | External interrupt input 0                                                            |  |  |  |  |
| P22 (XTOUT)                                           | l/O (Output)   | 3-bit input/output port with latch.                                                                                         | Resonator connecting pins (32.768 kHz).<br>For inputting external clock, XTIN is used |  |  |  |  |
| P21 (XTIN)                                            | VO (la aut)    | When used as an input port, the latch                                                                                       | and XTOUT is opened.                                                                  |  |  |  |  |
| P20(INT5/STOP)                                        | I/O (Input)    | must be set to "1".                                                                                                         | External interrupt input 5 or STOP mode release signal input                          |  |  |  |  |
| P37 (HSO)                                             | I/O (Output)   |                                                                                                                             | HSO serial data output                                                                |  |  |  |  |
| Р36                                                   | I/O            |                                                                                                                             |                                                                                       |  |  |  |  |
| P35 (HSCK)                                            | I/O (Output)   | 8-bit input/output port with latch.                                                                                         | HSO serial clock output                                                               |  |  |  |  |
| P34 (SO)                                              | WO (Output)    | When used as an input port, a HSO output, a SIO input/output, a                                                             | SIO serial data output                                                                |  |  |  |  |
| P33 (SI)                                              | l/O (Input)    | timer/counter input, or an interrupt                                                                                        | SIO serial data input                                                                 |  |  |  |  |
| P32 (SCK)                                             | I/O (I/O)      | input, the latch must be set to "1".                                                                                        | SIO serial clock input/output                                                         |  |  |  |  |
| P31 (TC4)                                             |                |                                                                                                                             | Timer/Counter 4 input                                                                 |  |  |  |  |
| P30 (INT3 / TC3)                                      | l/O (Input)    |                                                                                                                             | External interrupt input 3 or<br>Timer/Counter 3 input                                |  |  |  |  |
| P47 (CIN4 / KEY7),<br>P46 (CIN5 / KEY6)<br>P45 (KEY5) | l/O (Input)    | 8-bit input/output port with latch.<br>When used as an input port, the latch                                                | Comparator inputs or<br>Key scan inputs<br>Key scan inputs                            |  |  |  |  |
| to P40 (KEY0)<br>P55 (PWM / PDO)                      | I/O (Output)   | must be set to "1".                                                                                                         | 8-bit PWM output or                                                                   |  |  |  |  |
|                                                       | //O            | 6-bit input/output port with latch.<br>When used as an input port, a                                                        | 8-bit programmable divider output                                                     |  |  |  |  |
| P54<br>P53 (CIN0)                                     | I/O (Input)    | comparator input, or a PWM/PDO                                                                                              |                                                                                       |  |  |  |  |
| to P50 (CIN3)                                         | i/O (input)    | output, the latch must be set to "1".                                                                                       | Comparator inputs                                                                     |  |  |  |  |
| P67 (G8) to P60 (G15)<br>P77 (G0) to P70 (G7)         | I/O (Output)   | Three 8-bit high breakdown voltage I/O ports with the latch. When used as a VFT                                             | VFT digit driver outputs                                                              |  |  |  |  |
|                                                       | " o (output)   | driver output, the latch must be cleared to"0".                                                                             |                                                                                       |  |  |  |  |
| P97 (S15) to P90 (S8)<br>P87 (S7) to P80 (S0)         | Output         | 8-bit high breakdown voltage output port with<br>latch. When used as VFT driver output, the latch<br>must be cleared to"0". | VFT segment driver outputs<br>(Key strobe outputs)                                    |  |  |  |  |
| XIN, XOUT                                             | (Output)       | Resonator connecting pins for high-frequen                                                                                  |                                                                                       |  |  |  |  |
| RESET                                                 | Input, Output  | For inputting external clock, XIN is used and<br>Reset signal input or watchdog timer outp                                  | I XOUT is opened.<br>put/address-trap-reset output/system-clock-                      |  |  |  |  |
| TEST                                                  | I/O            | reset output.                                                                                                               |                                                                                       |  |  |  |  |
|                                                       | Input          | Test pin for out-going test. Be tied to low.                                                                                |                                                                                       |  |  |  |  |
| VDD, VSS                                              | Power Supply   |                                                                                                                             |                                                                                       |  |  |  |  |
| νκκ                                                   |                | VFT driver power supply                                                                                                     |                                                                                       |  |  |  |  |

# **OPERATIONAL DESCRIPTION**

## **1. CPU CORE FUNCTIONS**

The CPU core consists of a CPU, a system clock controller, an interrupt controller, and a watchdog timer. This section provides a description of the CPU core, the program memory (ROM), the data memory (RAM), and the reset circuit.

#### 1.1 Memory Address Map

The TLCS-870 Series is capable of addressing 64K bytes of memory. Figure 1-1 shows the memory address maps of the 87CH70B/M70B. In the TLCS-870 Series, the memory is organized 4 address spaces (ROM, RAM, SFR, and DBR). It uses a memory mapped I/O system, and all I/O registers are mapped in the SFR/DBR address spaces. There are 16 banks of general-purpose registers. The register banks are also assigned to the first 128 bytes of the RAM address space.



Figure 1-1. Memory Address Maps

## **Electrical Characteristics**

| Absolute Maximum Ratings        |                   | $(V_{SS} = 0 V)$            |                                               |      |  |  |  |
|---------------------------------|-------------------|-----------------------------|-----------------------------------------------|------|--|--|--|
| Parameter                       | Symbol            | Conditions                  | Ratings                                       | Unit |  |  |  |
| Supply Voltage                  | V <sub>DD</sub>   |                             | – 0.3 to 6.5                                  | V    |  |  |  |
| Input Voltage                   | V <sub>IN</sub>   |                             | – 0.3 to V <sub>DD</sub> + 0.3                | V    |  |  |  |
| Output \/alta aa                | V <sub>OUT1</sub> | P2, P3, P4, P5, XOUT, RESET | – 0.3 to V <sub>DD</sub> + 0.3                | v    |  |  |  |
| Output Voltage                  | V <sub>OUT3</sub> | Source open drain ports     | V <sub>DD</sub> – 40 to V <sub>DD</sub> + 0.3 | ] `  |  |  |  |
|                                 | I <sub>OUT1</sub> | P0, P1, P2, P3, P4, P5      | 3.2                                           | mA   |  |  |  |
| Output Current (Per 1 pin)      | I <sub>OUT3</sub> | P8, P9 (segment outputs)    | - 12                                          |      |  |  |  |
|                                 | I <sub>OUT4</sub> | P6, P7 (digit outputs)      | - 25                                          | ]    |  |  |  |
|                                 | $\Sigma I_{OUT1}$ | P0, P1, P2, P3, P4, P5      | 120                                           |      |  |  |  |
| Output Current (Total)          | $\Sigma I_{OUT2}$ | P6, P7, P8, P9              | - 120                                         | mA   |  |  |  |
| Power Dissipation [Topr = 70°C] | PD                |                             | 350                                           | mW   |  |  |  |
| Soldering Temperature (time)    | Tsld              |                             | 260 (10 s)                                    | °C   |  |  |  |
| Storage Temperature             | Tstg              |                             | – 55 to 125                                   | °C   |  |  |  |
| Operating Temperature           | Topr              |                             | – 30 to 70                                    | °C   |  |  |  |

Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded.

Recommended Operating Conditions (V<sub>SS</sub> = 0 V, Topr = - 30 to 70 °C)

| Parameter          | Symbol           | Pins                    | c                                   | Conditions             | Min                    | Max                    | Unit  |  |
|--------------------|------------------|-------------------------|-------------------------------------|------------------------|------------------------|------------------------|-------|--|
|                    |                  |                         | fc = 8 MHz                          | NORMAL1, 2 modes       | - 4.5<br>- 2.7         | 5.5                    | v     |  |
|                    |                  |                         |                                     | IDLE1, 2 modes         |                        |                        |       |  |
|                    |                  |                         |                                     | NORMAL1, 2 modes       |                        |                        |       |  |
| Supply Voltage     | V <sub>DD</sub>  |                         | fc = 4.2 MHz                        | IDLE1, 2 modes         |                        |                        |       |  |
|                    |                  |                         | fs =                                | SLOW mode              |                        |                        |       |  |
|                    |                  |                         | 32.768 kHz                          | SLEEP mode             |                        |                        |       |  |
|                    |                  |                         |                                     | STOP mode              | 2.0                    |                        |       |  |
|                    | V <sub>IH1</sub> | Except hysteresis input | $V_{DD} \ge 4.5 V$ $V_{DD} < 4.5 V$ |                        | $V_{DD} \times 0.70$   |                        | v     |  |
| Input High Voltage | V <sub>IH2</sub> | Hysteresis input        |                                     |                        | $V_{DD} \times 0.75$   | V <sub>DD</sub>        |       |  |
|                    | V <sub>IH3</sub> |                         |                                     |                        | V <sub>DD</sub> × 0.90 |                        |       |  |
|                    | V <sub>IL1</sub> | Except hysteresis input | $V_{DD} \ge 4.5 V$                  |                        | 0                      | V <sub>DD</sub> × 0.30 | v     |  |
| Input Low Voltage  | V <sub>IL2</sub> | Hysteresis input        |                                     |                        |                        | V <sub>DD</sub> × 0.25 |       |  |
|                    | V <sub>IL3</sub> |                         | V                                   | V <sub>DD</sub> <4.5 V |                        | V <sub>DD</sub> × 0.10 |       |  |
| Clock Frequency    | fc               | XIN, XOUT               | VDD = 4.5 to 6 V                    |                        | 0.4                    | 8.0                    | N ALL |  |
|                    |                  |                         | VDD = 2.7 to 6 V                    |                        |                        | 4.2                    | MHz   |  |
|                    | fs               | XTIN, XTOUT             |                                     |                        | 30.0                   | 34.0                   | kHz   |  |

Note: The recommended operating conditions for a device are operating conditions under which it can be guaranteed that the device will operate as specified. If the device is used under operating conditions other than the recommended operating conditions (supply voltage, operating temperature range, specified AC/DC values etc.), malfunction may occur. Thus, when designing products which include this device, ensure that the recommended operating conditions for the device are always adhered to.

| D.C. Char                           | acteristic       | <b>S</b> (V <sub>SS</sub> = 0 V, Te  | opr = - 30 to 70°C)                                      |     |      |     |              |
|-------------------------------------|------------------|--------------------------------------|----------------------------------------------------------|-----|------|-----|--------------|
| Parameter                           | Symbol           | Pins Conditions                      |                                                          | Min | Тур. | Max | Unit         |
| Hysteresis Voltage                  | V <sub>HS</sub>  | Hysteresis input                     |                                                          | -   | 0.9  | -   | V            |
|                                     | I <sub>IN1</sub> | TEST                                 |                                                          |     |      | ± 2 |              |
| Input Current                       | I <sub>IN2</sub> | Open drain ports,<br>Tri-state ports | V <sub>DD</sub> = 5.5 V<br>V <sub>IN</sub> = 5.5 V/0 V   | -   | -    |     | μΑ           |
|                                     | I <sub>IN3</sub> | RESET, STOP                          |                                                          |     |      |     |              |
| Input Posistonco                    | R <sub>IN1</sub> | Port P4 with pull-down               |                                                          | 30  | 70   | 150 |              |
| Input Resistance                    | R <sub>IN2</sub> | RESET                                |                                                          | 100 | 220  | 450 | kΩ           |
| Pull-down Resistance                | R <sub>K</sub>   | Source open drain ports              | $V_{DD} = 5.5 V, V_{KK} = -30 V$                         | -   | 80   | -   |              |
| Output Leakage<br>Current           | I <sub>LO1</sub> | Sink open drain ports                | $V_{DD}$ = 5.5 V, $V_{OUT}$ = 5.5 V                      | -   | -    |     |              |
|                                     | I <sub>LO2</sub> | Source open drain ports              | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = -32 V –      |     | -    | - 2 | - μ <b>Α</b> |
|                                     | V <sub>OH2</sub> | Tri-state ports                      | $V_{DD} = 4.5 V, I_{OH} = -0.7 mA$                       | 4.1 | -    | -   | v            |
| Output High Voltage                 | V <sub>OH3</sub> | P8, P9                               | $V_{DD} = 4.5 V, I_{OH} = -5 mA$                         | 2.4 | -    | -   | v            |
| Output Low Voltage                  | V <sub>OL</sub>  | Except XOUT                          | $V_{DD} = 4.5 V$ , $I_{OL} = 1.6 mA$                     | -   | -    | 0.4 | V            |
| Output High current                 | I <sub>ОН</sub>  | P6, P7                               | $V_{DD}$ = 4.5 V, $V_{OH}$ = 2.4 V                       | -   | - 15 | -   | mA           |
| Supply Current in NORMAL 1, 2 modes |                  |                                      | V <sub>DD</sub> = 5.5 V<br>fc = 8 MHz                    | _   | 10   | 16  | mA           |
| Supply Current in IDLE 1, 2 modes   |                  |                                      | fs = 32.768 kHz<br>V <sub>IN</sub> = 5.3 V/0.2 V         | -   | 4.5  | 6   | ma           |
| Supply Current in<br>SLOW mode      | I <sub>DD</sub>  |                                      | $V_{DD} = 3.0 V$                                         | -   | 30   | 60  |              |
| Supply Current in<br>SLEEP mode     | ]                |                                      | fs = 32.768 kHz<br>V <sub>IN</sub> = 2.8 V/0.2 V         | _   | 15   | 30  | μA           |
| Supply Current in<br>STOP mode      |                  |                                      | V <sub>DD</sub> = 5.5 V<br>V <sub>IN</sub> = 5.3 V/0.2 V | _   | 0.5  | 10  | μΑ           |

Note 1: Typical values show those at Topr =  $25^{\circ}$ C,  $V_{DD} = 5 V$ .

**Conversion Error** 

Note 2: Input Current I<sub>IN1</sub>, I<sub>IN3</sub>; The current through resistor is not included, when the input resistor (pull-up/pull-down) is contained.

Note 3: Typical current consumption during A/D conversion is 1.2 mA.

| A/D Conversion Charact     | (V <sub>SS</sub> = 0 V, | $(V_{SS} = 0 V, V_{DD} = 4.5 \text{ to } 5.5 V, \text{ Topr} = -30 \text{ to } 70^{\circ} \text{ (}$ |            |     |  |  |
|----------------------------|-------------------------|------------------------------------------------------------------------------------------------------|------------|-----|--|--|
| Parameter                  | Symbol                  | Pins                                                                                                 | Conditions | Min |  |  |
| Analog Input Voltage Range | V <sub>CIN</sub>        | CIN5 to CIN0                                                                                         |            | Vss |  |  |

 $V_{DD} = 5.0 V$ 

Тур.

\_

\_

\_

Max

 $V_{DD}$ 

± 1.5

Unit V

LSB

| A.C. Characteristics                            |                  | $(V_{SS} = 0 \text{ V}, V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$ |       |       |       |      |  |
|-------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|--|
| Parameter Symbol                                |                  | Conditions                                                                                                          | Min   | Тур.  | Max   | Unit |  |
| Machine Cycle Time                              |                  | In NORMAL 1, 2 modes                                                                                                | 0.5   |       | 10    |      |  |
|                                                 | t <sub>cy</sub>  | In IDLE 1, 2 modes                                                                                                  | 0.5   | 0.5 – |       |      |  |
|                                                 |                  | In SLOW mode                                                                                                        | 447.6 | _     | 133.3 | μs   |  |
|                                                 |                  | In SLEEP mode                                                                                                       | 117.6 |       |       |      |  |
| High Level Clock Pulse Width                    | t <sub>WCH</sub> | For external clock operation                                                                                        |       |       |       |      |  |
| Low Level Clock Pulse Width t <sub>WCL</sub>    |                  | (XIN input), fc = 8 MHz                                                                                             | 50    | _     | -     | ns   |  |
| High Level Clock Pulse Width                    | t <sub>WSH</sub> | For external clock operation                                                                                        | 147   |       |       |      |  |
| Low Level Clock Pulse Width t <sub>WSL</sub> (X |                  | (XTIN input), fs = 32.768 kHz                                                                                       | 14.7  | -     | -     | μs   |  |

Recommended Oscillating Conditions

 $(V_{SS} = 0 V, V_{DD} = 4.5 \text{ to } 5.5 V, \text{ Topr} = -30 \text{ to } 70^{\circ}\text{C})$ 

|                              |                    | Oscillation | _                      |             |                | ed Constant    |
|------------------------------|--------------------|-------------|------------------------|-------------|----------------|----------------|
| Parameter                    | Oscillator         | Frequency   | Recommended Oscillator |             | C <sub>1</sub> | C <sub>2</sub> |
| Ce                           |                    | 8 MHz       | KYOCERA                | KBR8.0M     |                |                |
|                              | Ceramic Resonator  | 4 MHz       | KYOCERA                | KBR4.0MS    | 30 pF          | 30 pF          |
| High-frequency               |                    |             | MURATA                 | CSA 4.00MG  |                |                |
| Oscillation                  | Crystal Oscillator | 8 MHz       | тоуосом                | 210B 8.0000 |                |                |
|                              |                    | 4 MHz       | тоуосом                | 204B 4.0000 | 20 pF          | 20 pF          |
| Low-frequency<br>Oscillation | Crystal Oscillator | 32.768 kHz  | NDK                    | MX-38T      | 15 pF          | 15 pF          |



(1) High-frequency Oscillation



(2) Low-frequency Oscillation

Note: An electrical shield by metal shield plate on the surface of the IC package should be recommendable in order to prevent the device from the high electric fieldstress applied from CRT (Cathode Ray Tube) for continuous reliable operation.