# LINEAR INTEGRATED CIRCUIT



# TV HORIZONTAL PROCESSOR

The TDA 1180P is a horizontal processor circuit for b.w. and colour television receiver. It is a monolithic integrated circuit encapsulated in 16-lead dual in-line plastic package. The TDA 1180P combines the following functions:

- Noise gated horizontal sync separator.
- Noise gated vertical sync separator.
- Horizontal oscillator with frequency range limiter.
- Phase comparator between sync pulses and oscillator pulses (PLL).
  Phase comparator between flyback pulses and oscillator pulses (PLL).
- Loop gain and time constant switching (VCR).
- Composite blanking and key pulse generator.
- Protection circuits.
- Output stages with high current capability.

## ABSOLUTE MAXIMUM RATINGS

|                 | · · · · · · · · · · · · · · · · · · ·                 |     |                        |    |
|-----------------|-------------------------------------------------------|-----|------------------------|----|
| Vs              | Supply voltage (pin 1)                                |     | 15                     | v  |
| ٧,              | Voltage at pin 2                                      |     | 18                     | V  |
| V <sub>4</sub>  | Voltage at pin 4                                      |     | V <sub>s</sub>         |    |
| V <sub>8</sub>  | Voltage at pin 8                                      |     | { V <sub>s</sub><br>-6 | v  |
| V <sub>9</sub>  | Voltage at pin 9                                      |     | {+ 6<br>- 6            | v  |
| V <sub>11</sub> | Voltage at pin 11                                     |     | V,                     |    |
| 12              | Pin 2 peak current                                    |     | 1                      | Α  |
| 13              | Pin 3 peak current                                    |     | 0.5                    | Α  |
| 16              | Pin 6 current                                         |     | 30                     | mA |
| 1 <sub>7</sub>  | Pin 7 current                                         |     | 20                     | mA |
| 110             | Pin 10 current                                        |     | 30                     | mΑ |
| Piot            | Total power dissipation at $T_{amb} \leq 70^{\circ}C$ |     | 1                      | W  |
| $T_{stg}, T_j$  | Storage and junction temperature                      | 2.0 | -40 to 150             | °C |

#### ORDERING NUMBER: TDA 1180P

# MECHANICAL DATA

#### Dimensions in mm





# CONNECTION DIAGRAM

(top view)



**BLOCK DIAGRAM** 



SCHEMATIC DIAGRAM



**TDA**1180P



# TEST CIRCUIT



# THERMAL DATA

| R <sub>th j-amb</sub> | Thermal resistance junction-ambient | max | 80 | °C/W |
|-----------------------|-------------------------------------|-----|----|------|
|                       |                                     |     |    |      |

# **ELECTRICAL CHARACTERISTICS** (Refer to the test circuit, $V_s = 12V$ , $T_{amb} = 25^{\circ}C$ unless otherwise specified)

|                | Paramèter                                                                   | Test conditions    | Min. | Typ. | Max. | Unit |
|----------------|-----------------------------------------------------------------------------|--------------------|------|------|------|------|
| Vs             | Supply voltage                                                              |                    | 10   | 12   | 13.2 | V    |
| ۱ <sub>s</sub> | Supply current                                                              | I <sub>3</sub> = 0 |      | 40   | 52   | mA   |
| Vs             | Supply voltage at which the output pulses (at pin 2 and 3) are switched off |                    |      |      | 4    | v    |

# HORIZONTAL SYNC. SEPARATOR AND NOISE GATE

| Vi             | Peak to peak input signal                     |                        | 1 | 3   | 6 | V  |
|----------------|-----------------------------------------------|------------------------|---|-----|---|----|
| V <sub>8</sub> | Input switching voltage                       | I <sub>8</sub> = 80 μA |   | 1.5 |   | V  |
| ۱ <sub>8</sub> | Input switching current                       | V <sub>8</sub> = 1.4V  |   | 10  |   | μA |
| 1 <sub>8</sub> | Input blocking current for noise suppression  |                        |   | 0.9 |   | mA |
| V <sub>8</sub> | Input switching voltage for noise suppression |                        |   | 2.1 |   | v  |
| 1 <sub>8</sub> | Leakage current                               | V <sub>8</sub> = -5V   |   |     | 1 | μA |



3.5

3.8

μs

μs

0.2

# ELECTRICAL CHARACTERISTICS (continued)

tκ

t<sub>fb</sub>

Key pulse duration

blanking pulse

Delay between flyback pulse and

|                 | Parameter                                                                              | Test conditions                  | Min. | Typ. | Max. | Unit |
|-----------------|----------------------------------------------------------------------------------------|----------------------------------|------|------|------|------|
| VERT            | ICAL SYNC. SEPARATOR                                                                   |                                  |      | 1    | ·    | L    |
| V <sub>1</sub>  | Peak to peak input signal                                                              |                                  | 1    | 3    | 6    | V    |
| Va              | Input switching voltage                                                                | I <sub>9</sub> = 80 μA           |      | 1.5  |      |      |
| 19              | Input switching current                                                                | V <sub>9</sub> = 1.4V            |      | 5    | t    | μΑ   |
| 19              | Leakage current                                                                        | V <sub>9</sub> = -5V             |      |      | 1    | μA   |
| V 10            | Vertical sync. pulse output voltage                                                    | No load at pin 10                | 11   |      |      | V    |
| R <sub>10</sub> | Output resistance                                                                      |                                  |      | 10   |      | ΚΩ   |
| t∟v             | Delay between leading edge of input<br>and output signals                              |                                  |      | 17   |      | μs   |
| tτ∨             | Delay between trailing edge of input and output signals                                |                                  |      | 50   |      | μs   |
| tv              | Vertical sync pulse duration                                                           |                                  |      | 190  |      | μs   |
| PROT            | ECTION CIRCUIT                                                                         |                                  |      |      |      |      |
| V <sub>4</sub>  | Input voltage for switching off the                                                    | Output pulses OFF                |      |      | 0.5  |      |
|                 | output pulses                                                                          | Output pulses ON                 | 1    | 1    |      |      |
| R <sub>4</sub>  | Input resistance                                                                       |                                  |      | 200  |      | KΩ   |
| 14              | Input current                                                                          |                                  | 5    |      |      | μA   |
| FLYB            | ACK PULSE                                                                              |                                  |      |      |      | *    |
| V <sub>6</sub>  | Input threshold voltage of blanking generator                                          |                                  | •    | 1.5  |      | v    |
| V <sub>6</sub>  | Input threshold voltage of phase comparator                                            |                                  | -    | 7.6  |      | v    |
| I <sub>6</sub>  | Input switching current                                                                | V <sub>6</sub> ≥ 1.7V            |      | 0.23 |      | mA   |
| OUTPI           | UT PULSE                                                                               |                                  |      |      |      |      |
| V <sub>3</sub>  | Peak to peak output voltage                                                            | I <sub>3</sub> = 150 mApp        |      | 10   |      | V    |
| 13              | Output current                                                                         | V <sub>3</sub> = 5V              |      | 500  |      | mA   |
| R <sub>3</sub>  | Output resistance                                                                      | at leading edge of output pulse  |      | 3    |      |      |
|                 |                                                                                        | at trailing edge of output pulse |      | 20   |      | 52   |
| tp              | Output pulse duration                                                                  |                                  | 20   | 22   | 26   | μs   |
| COMP            | OSITE BLANKING AND KEY P                                                               | PULSE                            |      | -    | 1    |      |
| V <sub>7K</sub> | Key pulse output peak voltage                                                          |                                  | 9    | 11   |      | V    |
| V <sub>7B</sub> | Blanking pulse output voltage                                                          |                                  | 4.2  | 4.5  | 4.8  | V    |
| R <sub>7</sub>  | Output resistance                                                                      |                                  |      | 100  |      | ß    |
| <sup>t</sup> sk | Phase relation between trailing<br>edge of key pulse and middle of<br>sync input pulse |                                  |      | 2.7  |      | μs   |

V<sub>6</sub> = 1.7 V



# ELECTRICAL CHARACTERISTICS (continued)

| Parameter | Test conditions | Min. | Typ. | Max. | Unit |   |
|-----------|-----------------|------|------|------|------|---|
|           |                 |      |      |      |      | • |

## INTERNAL GATING PULSE

| tg | Gating pulse duration                                                                           | 7.5  | μs |
|----|-------------------------------------------------------------------------------------------------|------|----|
| t  | Phase relation between middle of<br>sync pulse and trailing and leading<br>edge of gating pulse | 3.75 | μs |

## COINCIDENCE DETECTOR

| V <sub>11</sub> | Output voltage      | _  | with coincidence    |  | 6.8 | 1 |    |
|-----------------|---------------------|----|---------------------|--|-----|---|----|
|                 |                     |    | without coincidence |  |     | 4 | v  |
| I <sub>11</sub> | Peak output current | á. |                     |  | 0.5 |   | mA |

#### VCR SWITCH

| V <sub>11</sub> | Input voltage  | 0 to | 0 to 4 or 8.5 to 12 |   | v  |
|-----------------|----------------|------|---------------------|---|----|
| -111            | Output current | 35   |                     |   | μA |
| [I]11           | Output current | 0.4  |                     | 1 | mΑ |

## TIME CONSTANT SWITCH

| V <sub>12</sub> | Output voltage    |                                  | 3   | V  |
|-----------------|-------------------|----------------------------------|-----|----|
| R <sub>12</sub> | Output resistance | 4.5V < V <sub>11</sub> < 8V      | 100 | Ω  |
|                 |                   | $V_{11} > 8.5V$ or $V_{11} < 4V$ | 40  | КΩ |

## OSCILLATOR

| V <sub>14</sub>                    | Low level threshold voltage                      | 5.4   |      | V        |
|------------------------------------|--------------------------------------------------|-------|------|----------|
| V <sub>14</sub>                    | High level threshold voltage                     | 8.2   |      | V        |
| 114                                | Charge current                                   | 0.6   |      | mA       |
| 114                                | Discharge current                                | 0.3   |      | mΑ       |
| V <sub>15</sub>                    | Current source supply voltage                    | 3     |      | V        |
| 1 <sub>15</sub>                    | Current source supply current                    | 0.3   |      | mΑ       |
| fo                                 | Free running frequency                           | 15625 |      | Hz       |
| $\frac{\Delta f_0}{f_0}$           | Adjustment range                                 | ± 10  |      | %        |
| $\frac{\Delta f_0}{\Delta I_{15}}$ | Frequency control sensitivity                    | 52    |      | Hz<br>µA |
| Δf <sub>o</sub>                    | Frequency change when V <sub>s</sub> drops to 4V |       | ± 10 | %        |



# ELECTRICAL CHARACTERISTICS (continued)

| Parameter | Test conditions | Min. | Тур. | Max. | Unit |
|-----------|-----------------|------|------|------|------|
|           |                 | •    |      |      |      |

#### OSCILLATOR-FLYBACK PULSE PHASE COMPARATOR

| V <sub>5</sub>                | Control voltage range                                                                    | 9.4 to 8.2  | 9.4 to 8.2 |    |  |
|-------------------------------|------------------------------------------------------------------------------------------|-------------|------------|----|--|
| 15                            | Peak control current                                                                     |             | ± 0.5      | mA |  |
| I <sub>5</sub>                | Input current (blocked phase<br>detector)                                                |             | 5          | μA |  |
| td                            | Permissible delay between output<br>pulse leading edge and flyback pulse<br>leading edge | $t_p - t_f$ |            | μs |  |
| $\frac{\Delta t}{\Delta t_d}$ | Static control error                                                                     |             | 0.2        | %  |  |

# SYNC PULSE-OSCILLATOR PHASE COMPARATOR

| V <sub>13</sub>             | Control voltage range      | 4.6 to 1.4 | v                  |
|-----------------------------|----------------------------|------------|--------------------|
| I <sub>13</sub>             | Control peak current       | ±2         | mA                 |
| $\frac{\Delta f}{\Delta t}$ | Phase lock loop gain       | 2          | $\frac{KHz}{\mus}$ |
| f                           | Catching and holding range | ± 700      | Hz                 |

OVERALL PHASE RELATIONSHIP

| t <sub>o</sub>                  | Phase relation between middle of<br>flyback pulse and middle of sync<br>pulse |  | 2.6 | μs       |
|---------------------------------|-------------------------------------------------------------------------------|--|-----|----------|
| $\frac{\Delta V_5}{\Delta t_0}$ | Adjustment sensitivity                                                        |  | 65  | mV<br>μs |
| $\frac{\Delta I_5}{\Delta t_0}$ | Adjustment sensitivity                                                        |  | 10  | μA<br>μs |



# Fig. 1 - Vertical sync. output pulse



.

Fig. 2 - Relationship of main waveform phases







# APPLICATION INFORMATION

#### Pin 1 - Positive supply

The operating supply voltage of the device ranges from 10V to 13.2V.

## Pin 2 and 3 - Output

The outputs of TDA 1180P are suitable for driving transistor output stages, they deliver positive pulse at pin 3 and negative pulse at pin 2.

The negative pulse is used for direct driving of the output stage, while positive pulse is useful when a driver stage is required.

The rise and fall times of the output pulses are about 150 ns so that interference due to radiation are avoided.

Furthermore the output stages are internally protected against short circuit.

#### Pin 4 – Protection circuit input

By connecting pin 4 of the IC to earth the output pulses at pin 2 and 3 are shut off; this function has been introduced to protect the final stages from overloads.

The same pulses are also shut off when the supply voltage falls below 4V.

#### Pin 5 - Phase shifter filter

To compensate for the delay introduced by the line final stages, the flyback pulses to pin 6 and the oscillator waveform are compared in the oscillator-flyback pulse phase comparator.

The result of the comparison is a control current which, after it has been filtered by the external capacitor connected to pin 5, is sent to a phase shifter which adequately regulates the phase of the output pulses.

The maximum phase shift allowed is:

$$t_d = t_p - t_f$$

where t<sub>f</sub> is the flyback pulse duration.

Pin 5 has high input and output resistance (current generator).



TDA1180P

## Pin 6 – Flyback input

The flyback pulse drives the high impedance input through a resistor in order to limit the input current to suitable maximum values.

The flyback input pulses are processed by a double threshold circuit; this generates the blanking pulses by sensing low level flyback voltage and the pulses to drive the phase comparator by sensing high level flyback voltage, therefore phase jitter caused by ringing normally associated with the flyback pulse, is avoided.

#### Pin 7 - Key and blanking pulse output

The key pulse for taking out the burst from the chrominance signal is generated from the oscillator ramp and has therefore a fixed phase position with respect to the sync.

The key pulse is then added internally to the blanking pulse obtained by correctly forming the flyback pulse present at pin 6.

The sum of the two signals (sandcastle pulse) is available on low impedance at output pin 7.

#### Pin 8 and 9 - Sync separators inputs

The video signal is applied by means of two distinct biasing networks to pins 8 and 9 of the IC and therefore to the respective vertical and horizontal sync separators.

The latter take the sync pulses out of the video signal and make them available to the rest of the circuit for further processing.

An amplitude detector also connected to pin 8, blocks operation of the sync separators when interference or noise peaks exceed a certain preset value.

## Pin 10 - Vertical sync output

The vertical sync pulse, obtained by internal integration of the synchronizing signal, is available at this pin.

The output impedance is typically  $10K\Omega$  and the lowest amplitude without load is 11V.

# Pin 11 - Coincidence detector

From the oscillator waveform a gate pulse 7  $\mu$ s wide is taken whose phase position is centered on the horizontal syncronism.

The gate pulse not only controls a logic block which permits the sync to reach the oscillator-sync phase comparator only for as long as its duration, but also allows the latching and de-latching conditions of the oscillator to be established.

This function is obtained by a coincidence detector which compares the phase of the gate pulses with that of the sync.

When the two signals are not accurately aligned in time it means that the oscillator is not synchronized. In this case the detector acts on the logic block to eliminate its filtering effect and on the time constant switching block to establish a high impedance on pin 12 (small time constant of low-pass filter).

This latter block also acts on the oscillator-sync phase detector to increase its sensitivity and with it the loop gain of the synchronizing system.

In this conditions the phase lock has low noise immunity (wide equivalent noise bandwidth) and rapid pull-in time which allows fairly short synchronization times.

# APPLICATION INFORMATION (continued)

Once locking has taken place the coincidence detector enables the logic block, causes a low impedance on pin 12 and reduces the sensitivity of the phase comparator.

TDA1180P

In these conditions the phase lock has high noise immunity (narrow equivalent noise bandwidth) due to the complete elimination of interference which occurs during the scanning period and the greater inertia with which the oscillator can change its frequency.

To optimize the behaviour of the IC if a video recorder is used, the state of the detector can be forced by connecting pin 11 to earth or to  $+V_s$ . The characteristics of the phase lock thus correspond to the lack of synchronization.

# Pin 12 — Time constant switch, (see pin 11)

#### Pin 13 – Control current output

The oscillator is synchronized by comparing the phase of its waveform with that of the sync pulses in the oscillator-sync phase comparator and sending its output current  $I_{13}$  (proportional to the phase difference between the two signals) to pin 15 of the oscillator after it has been filtered properly with an external low-pass circuit.

The time constant of the filter can be switched between two values according to the impedance presented by pin 12.

The voltage limiter at the output of the phase comparator limits the voltage excursion on pin 13 and therefore the frequency range in which the oscillator remains held-in.

The output resistance of pin 13 is :

low when V  $_{13}$  > 4.3V or V  $_{13}$  < 1.6V high when 1.6V < V  $_{13}$  < 4.3V

To prevent the vertical sync from reaching the oscillator-sync phase comparator along with the horizontal sync, a signal which inhibits the phase detector during the vertical interval is taken from the vertical output stage; inhibition remains even if the video signal is not present.

The free running frequency of the oscillator is determined by the values of the capacitor and of the resistor connected to pins 14 and 15 respectively.

To generate the line frequency output pulses, two thresholds are fixed along the fall ramp of the triangular waveform of the oscillator.

#### Pin 14 – Oscillator (see pin 13)

#### Pin 15 – Oscillator control current input (see pin 13)

Pin 16 - Ground



Fig. 6 - Application circuit for large screen b.w. and colour TV



Fig. 7 - P.C. board and component layout for the circuit in fig. 6 (1:1 scale)



STA1180R





Fig. 9 - Application circuit for Darlington output stage

