

### Overview

The STK311-020 is an RDS demòdulator hybrid IC for the Radio Data System (RDS), or multiplexed FM broadcasting of various kinds of data, specified by the European Broadcasting Union (EBU). It demodulates the multiplexed data modulating signal to recover the RDS signal and performs synchronization, error detection and error correction. Further, low-profile packaging is realized using Sanyo's insulated metal substrate technology (IMST) for the base, SC system and photoresist technologies and folded board construction.

### **Applications**

- Car stereos
- · Home stereos

### **Features**

- 57kHz BPF built-in for adjustment-free operation
- 4MHz ceramic oscillator element built-in
- Few external components required for a complete RDS data demodulation system
- ARI-SK/DK decoder built-in

## **Package Dimensions**

unit: mm

#### 4132A



### **Specifications**

## Maximum Ratings at Ta = 25°C

| Parameter              | Symbol              | Ratings     | Unit |
|------------------------|---------------------|-------------|------|
| Maximum supply voltage | V <sub>CC</sub> max | 6.3         | V    |
| Operating temperature  | Topr                | -30 to +85  | °C   |
| Storage temperature    | Tstg                | -40 to +100 | °C   |

## Recommended Operating Voltages at Ta = 25°C

| Parameter                      | Symbol            | Ratings    | Unit |
|--------------------------------|-------------------|------------|------|
| Supply voltage                 | V <sub>cc</sub>   | 5          | v    |
| Operating supply voltage range | V <sub>CCOP</sub> | 4.7 to 5.5 | ٧    |

# Operating Characteristics at Ta = 25°C, $V_{CC} = 5$ V

| Parameter                             | Symbol            | Conditions                                            | min                   | typ          | max | Unit   |
|---------------------------------------|-------------------|-------------------------------------------------------|-----------------------|--------------|-----|--------|
| Quiescent current                     | Icco              |                                                       | -                     | 26           | 38  | mA     |
| Band-pass filter gain                 | VG <sub>BPF</sub> | f = 57kHz                                             | 9                     | 12.5         | 17  | dB     |
|                                       | . 1               | f = 60kHz (57kHz = 0dB)                               | -6                    | -2.5         | 0   | dB     |
| Band-pass filter selectivity          |                   | f = 54kHz (57kHz = 0dB)                               | -6                    | -3.5         | 0   | dB     |
|                                       |                   | f = 38kHz (57kHz = 0dB)                               | -                     | -39          | -33 | dВ     |
| PLL capture range                     | CR -              | 5mVrms, CW input                                      | _                     | -0.5<br>+1.1 | -   | %      |
| RDS detector sensitivity              |                   | Pin 12 low, input on pin 4                            | -                     | 0.4          | 1.0 | mVrms  |
| SK detector sensitivity               |                   | Pin 11 low, input on pin 4                            | -                     | 1.0          | 2.0 | mVrms  |
| DK detector sensitivity               |                   | Pin 10 low, input on pin 4                            | _                     | 1.9          | 2.9 | mVrms  |
| RDS input dynamic range               |                   | Pin 12 low, (ARI + RDS) signal maximum input on pin 4 | 30                    | 50           | -   | mVrms  |
| DK input dynamic range                |                   | Pin 10 low, ARI signal maximum input on pin 4         | 75                    | 100          | -   | mVrms. |
| VCO free-running frequency            | fosc              |                                                       | 453                   | 456          | 459 | kHz    |
| I like he have been dear the second   |                   | I <sub>OH</sub> = -50μΑ <sup>*1</sup>                 | V <sub>CC</sub> - 1.2 | -            | _   | ٧      |
| High level output voltage             | V <sub>OH</sub>   | I <sub>OH</sub> = -10μΑ <sup>*1</sup>                 | V <sub>CC</sub> - 0.5 | -            | _   |        |
| Low level output voltage              |                   | I <sub>OL</sub> = 10mA <sup>2</sup>                   | _                     | -            | 1.5 | ٧      |
|                                       | l V <sub>OL</sub> | I <sub>OL</sub> = 1.8mA <sup>*2</sup>                 | -                     | -            | 0.4 | V      |
| Ceramic oscillator stabilization time | 1 <sub>CFS</sub>  | See Figure 1.                                         | -                     | -            | 10  | ms     |
| Reset time                            | t <sub>RST</sub>  |                                                       | See Figure 2.         |              |     |        |

<sup>\*1.</sup> DATA START, DATA OUT, CLOCK OUT
\*2. RECEIVE, CORRECTION, ERROR, DATA START, DATA OUT, CLOCK OUT





Figure 2. Reset time

## **Output Signal Settings**

CLK OUT and DATA START output signals can be set as shown in the following table.

| Setting <sup>1</sup> | CLK OUT polarity | OUT polarity DATA START output |  |
|----------------------|------------------|--------------------------------|--|
| 1                    | Falling edge     | Each block                     |  |
| 2                    | Falling edge     | Second block only              |  |
| 3                    | Rising edge      | . Each block                   |  |
| 4                    | Rising edge      | Second block only              |  |

<sup>\*1.</sup> Setting 1 is the default setting.

## **Equivalent Circuit**



## Sample Application Circuit



# Sample System Configuration



## **Pin Functions**

| Pin No. | Pin name        |                                                                               | Function                                                                                                                                                                                                                                                                                                   |  |
|---------|-----------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1       | osc             | VCO ceramic oscillator pin (456kHz)                                           |                                                                                                                                                                                                                                                                                                            |  |
| 2       | V <sub>CC</sub> | Supply pin: LA2232 and LC7073 positive supply                                 |                                                                                                                                                                                                                                                                                                            |  |
| 3 ·     | AG              | Ground pin: LA2232 analog ground                                              |                                                                                                                                                                                                                                                                                                            |  |
| 4       | INPUT           | Input pin                                                                     |                                                                                                                                                                                                                                                                                                            |  |
| 5       | MONI            | BPF (for adjustment) monitor output                                           |                                                                                                                                                                                                                                                                                                            |  |
| 9       | ID-ADJ          | SK detector sensitivity adjustment pin                                        |                                                                                                                                                                                                                                                                                                            |  |
| 10      | DK-ID           | DK signal detector indicator output.<br>Low-level output when an DK signal is | detected, and high-level when not detected.                                                                                                                                                                                                                                                                |  |
| 11      | SK-ID           | SK signal detector indicator output.<br>Low-level output when an SK signal is | detected, and high-level when not detected.                                                                                                                                                                                                                                                                |  |
| 12      | RDS-ID          | RDS signal detector Indicator output.<br>Low-level output when an RDS signal  | is detected, and high-level when not detected.                                                                                                                                                                                                                                                             |  |
| 13      | DG              | Ground pin: LC7073 digital ground                                             |                                                                                                                                                                                                                                                                                                            |  |
| 14      | RESET           | V pp                                                                          | Reset input. Reset restart occurs when held low for ≥ 4 cycles. Schmitt-trigger input. Pull-up resistor built-in.                                                                                                                                                                                          |  |
| 15      | CORR. SEL       | <u>*</u>                                                                      | Error correction selection input. This pin selects whether the IC corrects errors in the RDS demodulated data. Input = 0: No correction performed. Input = 1: Error correction performed. In modes where error correction is enabled, up to five error bits are corrected for distances of 5 bits or less. |  |
| 16      | DATA START      | VDD                                                                           | Serial data output block data start signal (D.S. CONTROL) input to control the output waveform. Pull-up MOS transistor (CMOS) output.                                                                                                                                                                      |  |
| 17      | DATA OUT        | V <sub>00</sub>                                                               | Serial data output. Pull-up MOS transistor (CMOS) oulput.                                                                                                                                                                                                                                                  |  |
| 18      | CLK OUT         | V S S S S S S S S S S S S S S S S S S S                                       | Clock output. Pull-up MOS transistor (CMOS) output.                                                                                                                                                                                                                                                        |  |
| 19      | OSC CHK         | OSC1 oscillation frequency check pir                                          | <u></u>                                                                                                                                                                                                                                                                                                    |  |

# RDS Demodulator Data (LA2232 Output) and LC7073 Output Data Relationship



Figure 3. Demodulator data and output data relationship

## **Serial Data Output Format and Timing**

| Bit       | Function                 |                                                          |         |   |  |  |
|-----------|--------------------------|----------------------------------------------------------|---------|---|--|--|
| S         | Start bit (normally "0") |                                                          |         |   |  |  |
| E         | Error flag               | Parameter                                                | E       | F |  |  |
|           | _                        | No errors                                                | 0       | 0 |  |  |
| F Correc  |                          | Errors corrected                                         | 0       | 1 |  |  |
|           | Correction flag          | Non-correctable errors                                   | 1       | 1 |  |  |
| 0E        | Offset E (normally "0    | ", for future expansion)                                 | <u></u> |   |  |  |
| OF        | Offset F (normally "0    | ", for future expansion)                                 |         | _ |  |  |
| A/B       | Group type version       | 0: Version A<br>1: Version B                             |         |   |  |  |
| B1, B0    | Block number             | 00: Block 1<br>01: Block 2<br>10: Block 3<br>11: Block 4 |         | • |  |  |
| D15 to D0 | RDS data                 |                                                          |         |   |  |  |



Figure 4. Serial data output format and timing

## Control Input CORR. SEL Read Timing

Normally, this pin is checked for its state. However, error correction can be enabled/disabled at any time.

### **During Sync Detection**

CORR. SEL is read for every bit of demodulator data from the RDS demodulator IC (indicated by  $\downarrow$ ), and is read into the LSI when 4 consecutive, matching states occur.



Figure 5. CORR.SEL read timing during sync detection

#### **After Sync Detection**

CORR. SEL is read for the head of each block of demodulator data from the RDS demodulator IC (indicated by  $\downarrow$ ), and is read into the LSI when 4 consecutive, matching states occur.



Figure 6. CORR.SEL read timing after sync detection

#### **Characteristics Data**





- No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.
- Anyone purchasing any products described or contained herein for an above-mentioned use shall:
  - Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
  - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees, jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of January, 1996. Specifications and information herein are subject to change without notice.