

## FEATURES

- Available in the Texas Instruments NanoFree<sup>™</sup> Package
- Supports 5-V V<sub>CC</sub> Operation
- Inputs Accept Voltages to 5.5 V •
- Max t<sub>nd</sub> of 4 ns at 3.3 V
- Low Power Consumption, 10-µA Max I<sub>cc</sub>
- ±24-mA Output Drive at 3.3 V ٠

GND 14

Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C

- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C
- Ioff Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

| DCT PACKAGE<br>(TOP VIEW) |                   |                                   | D     | YZP PACKAGE<br>(BOTTOM VIEW) |   |                       |                                      |                                   |
|---------------------------|-------------------|-----------------------------------|-------|------------------------------|---|-----------------------|--------------------------------------|-----------------------------------|
| 1A<br>1B<br>2Y            | 1 8<br>2 7<br>3 6 | ⊥ V <sub>CC</sub><br>⊥ 1Y<br>⊥ 2B | 2Y [] | 1<br>2<br>3<br>4             | 8 | GND<br>2Y<br>1B<br>1A | O 4 5O<br>O 3 6O<br>O 2 7O<br>O 1 8O | 2A<br>2B<br>1Y<br>V <sub>CC</sub> |

See mechanical drawings for dimensions.

## **DESCRIPTION/ORDERING INFORMATION**

The SN74LVC2G38 is designed for 1.65-V to 5.5-V  $V_{CC}$  operation.

5 🔲 2A

This device is a dual two-input NAND buffer gate with open-drain outputs. It performs the Boolean function  $Y = \overline{A \bullet B}$  or  $Y = \overline{A} + \overline{B}$  in positive logic.

NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

| T <sub>A</sub> | PACKAGE <sup>(1)</sup>                                         |              | ORDERABLE PART NUMBER | TOP-SIDE MARKING <sup>(2)</sup> |  |
|----------------|----------------------------------------------------------------|--------------|-----------------------|---------------------------------|--|
|                | NanoFree™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YZP (Pb-free) | Reel of 3000 | SN74LVC2G38YZPR       | D7_                             |  |
| –40°C to 85°C  | SSOP – DCT                                                     | Reel of 3000 | SN74LVC2G38DCTR       | C38                             |  |
|                | VSSOP – DCU                                                    | Reel of 3000 | SN74LVC2G38DCUR       | - C38_                          |  |
|                | V3SOP - DC0                                                    | Reel of 250  | SN74LVC2G38DCUT       |                                 |  |

**ORDERING INFORMATION** 

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

DCT: The actual top-side marking has three additional characters that designate the year, month, and assembly/test site. (2)DCU: The actual top-side marking has one additional character that designates the assembly/test site. YZP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one following character to designate the assembly/test site. Pin 1 identifier indicates solder-bump composition (1 = SnPb, • = Pb-free).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. NanoFree is a trademark of Texas Instruments.

# SN74LVC2G38 **DUAL 2-INPUT NAND GATE** WITH OPEN-DRAIN OUTPUTS

SCES554C-MARCH 2004-REVISED FEBRUARY 2007

## **FUNCTION TABLE** (EACH GATE)

| INP | UTS | OUTPUT |
|-----|-----|--------|
| Α   | В   | Y      |
| L   | L   | Н      |
| L   | Н   | Н      |
| Н   | L   | Н      |
| Н   | Н   | L      |

## LOGIC DIAGRAM (POSITIVE LOGIC)



## Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                              |                                    | MIN                   | MAX  | UNIT |
|------------------|----------------------------------------------|------------------------------------|-----------------------|------|------|
| V <sub>CC</sub>  | Supply voltage range                         |                                    | -0.5                  | 6.5  | V    |
| VI               | Input voltage range <sup>(2)</sup>           | Input voltage range <sup>(2)</sup> |                       |      |      |
| Vo               | Voltage range applied to any output in the h | -0.5                               | 6.5                   | V    |      |
| Vo               | Voltage range applied to any output in the h | -0.5                               | V <sub>CC</sub> + 0.5 | V    |      |
| I <sub>IK</sub>  | Input clamp current                          | V <sub>1</sub> < 0                 |                       | -50  | mA   |
| I <sub>OK</sub>  | Output clamp current V <sub>O</sub> < 0      |                                    |                       | -50  | mA   |
| I <sub>O</sub>   | Continuous output current                    |                                    |                       | ±50  | mA   |
|                  | Continuous current through $V_{CC}$ or GND   |                                    |                       | ±100 | mA   |
|                  |                                              | DCT package                        |                       | 220  |      |
| $\theta_{JA}$    | Package thermal impedance <sup>(4)</sup>     | DCU package                        |                       | 227  | °C/W |
|                  |                                              | YZP package                        |                       | 102  |      |
| T <sub>stg</sub> | Storage temperature range                    | -65                                | 150                   | °C   |      |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

(2)

(3) The value of  $V_{CC}$  is provided in the recommended operating conditions table.

(4) The package thermal impedance is calculated in accordance with JESD 51-7.

## **Recommended Operating Conditions**<sup>(1)</sup>

|                     |                                    |                                                    | MIN                 | MAX                  | UNIT |
|---------------------|------------------------------------|----------------------------------------------------|---------------------|----------------------|------|
| V                   | Supply voltogo                     | Operating                                          | 1.65                | 5.5                  | V    |
| V <sub>CC</sub>     | Supply voltage                     | Data retention only                                | 1.5                 |                      | v    |
|                     |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V                 | $0.65 	imes V_{CC}$ |                      |      |
| V                   |                                    | $V_{CC}$ = 2.3 V to 2.7 V                          | 1.7                 |                      | V    |
| V <sub>IH</sub>     | High-level input voltage           | V <sub>CC</sub> = 3 V to 3.6 V                     | 2                   |                      | V    |
|                     |                                    | $V_{CC} = 4.5 \text{ V} \text{ to } 5.5 \text{ V}$ | $0.7 	imes V_{CC}$  |                      |      |
|                     |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V                 |                     | $0.35 \times V_{CC}$ |      |
| V                   |                                    | $V_{CC}$ = 2.3 V to 2.7 V                          |                     | 0.7                  | V    |
| V <sub>IL</sub>     | Low-level input voltage            | V <sub>CC</sub> = 3 V to 3.6 V                     |                     | 0.8                  | V    |
|                     |                                    | $V_{CC}$ = 4.5 V to 5.5 V                          |                     | $0.3 	imes V_{CC}$   |      |
| VI                  | Input voltage                      |                                                    | 0                   | 5.5                  | V    |
| Vo                  | Output voltage                     |                                                    | 0                   | V <sub>CC</sub>      | V    |
|                     |                                    | V <sub>CC</sub> = 1.65 V                           |                     | 4                    |      |
|                     |                                    | V <sub>CC</sub> = 2.3 V                            |                     | 8                    |      |
| I <sub>OL</sub>     | Low-level output current           | <u> </u>                                           |                     | 16                   | mA   |
|                     |                                    | $V_{CC} = 3 V$                                     |                     | 24                   |      |
|                     |                                    | $V_{CC} = 4.5 V$                                   |                     | 32                   |      |
|                     |                                    | $V_{CC}$ = 1.8 V $\pm$ 0.15 V, 2.5 V $\pm$ 0.2 V   |                     | 20                   |      |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$         |                     | 10                   | ns/V |
|                     |                                    | $V_{CC}$ = 5 V ± 0.5 V                             |                     | 5                    |      |
| T <sub>A</sub>      | Operating free-air temperature     |                                                    | -40                 | 85                   | °C   |

(1) All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

## **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CONDITIONS                                                 | V <sub>cc</sub> | MIN TYP <sup>(1)</sup> MAX | UNIT |
|------------------|-----------------------------------------------------------------|-----------------|----------------------------|------|
|                  | I <sub>OL</sub> = 100 μA                                        | 1.65 V to 5.5 V | 0.1                        |      |
|                  | I <sub>OL</sub> = 4 mA                                          | 1.65 V          | 0.45                       |      |
|                  | I <sub>OL</sub> = 8 mA                                          | 2.3 V           | 0.3                        | V    |
| V <sub>OL</sub>  | I <sub>OL</sub> = 16 mA                                         | 2.1/            | 0.4                        | V    |
|                  | I <sub>OL</sub> = 24 mA                                         | - 3 V           | 0.55                       |      |
|                  | I <sub>OL</sub> = 32 mA                                         | 4.5 V           | 0.55                       |      |
| II A or B inputs | $V_I = 5.5 V \text{ or GND}$                                    | 0 to 5.5 V      | ±1                         | μA   |
| l <sub>off</sub> | $V_{I} \text{ or } V_{O} = 5.5 \text{ V}$                       | 0               | ±10                        | μA   |
| I <sub>CC</sub>  | $V_{I} = 5.5 \text{ V or GND}, \qquad I_{O} = 0$                | 1.65 V to 5.5 V | 10                         | μA   |
| $\Delta I_{CC}$  | One input at $V_{CC} - 0.6 V$ , Other inputs at $V_{CC}$ or GND | 3 V to 5.5 V    | 500                        | μA   |
| C <sub>i</sub>   | $V_{I} = V_{CC} \text{ or } GND$                                | 3.3 V           | 4                          | pF   |
| Co               | $V_{O} = V_{CC}$ or GND                                         | 3.3 V           | 4.5                        | pF   |

(1) All typical values are at  $V_{CC} = 3.3$  V,  $T_A = 25^{\circ}C$ .

# SN74LVC2G38 DUAL 2-INPUT NAND GATE WITH OPEN-DRAIN OUTPUTS

TEXAS INSTRUMENTS www.ti.com

SCES554C-MARCH 2004-REVISED FEBRUARY 2007

### **Switching Characteristics**

over recommended operating free-air temperature range,  $C_L = 15 \text{ pF}$  (unless otherwise noted) (see Figure 1)

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | $V_{CC}$ = 1.8 V<br>± 0.15 V |     | $V_{CC}$ = 2.5 V<br>$\pm$ 0.2 V |     | $V_{CC}$ = 3.3 V<br>± 0.3 V |     | $V_{CC}$ = 5 V<br>± 0.5 V |     | UNIT |
|-----------------|-----------------|----------------|------------------------------|-----|---------------------------------|-----|-----------------------------|-----|---------------------------|-----|------|
|                 |                 | (001701)       | MIN                          | MAX | MIN                             | MAX | MIN                         | MAX | MIN                       | MAX |      |
| t <sub>pd</sub> | A or B          | Y              | 2.5                          | 8.5 | 1.5                             | 5.2 | 1.3                         | 4   | 0.9                       | 3   | ns   |

## **Switching Characteristics**

over recommended operating free-air temperature range, C<sub>L</sub> = 30 pF or 50 pF (unless otherwise noted) (see Figure 2)

| PARAMETER       | FROM<br>(INPUT) | TO       |     | $V_{CC}$ = 1.8 V<br>± 0.15 V |     | $V_{CC}$ = 2.5 V<br>$\pm$ 0.2 V |     | $V_{CC} = 3.3 V \\ \pm 0.3 V$ |     | $V_{CC}$ = 5 V<br>± 0.5 V |    |
|-----------------|-----------------|----------|-----|------------------------------|-----|---------------------------------|-----|-------------------------------|-----|---------------------------|----|
|                 |                 | (OUTPUT) | MIN | MAX                          | MIN | MAX                             | MIN | MAX                           | MIN | MAX                       |    |
| t <sub>pd</sub> | A or B          | Y        | 2.8 | 10                           | 1.6 | 6                               | 1.4 | 4.5                           | 1   | 3.9                       | ns |

## **Operating Characteristics**

 $T_A = 25^{\circ}C$ 

| PARAMETER         |                               | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | $V_{CC}$ = 2.5 V | V <sub>CC</sub> = 2.5 V V <sub>CC</sub> = 3.3 V |     | UNIT |
|-------------------|-------------------------------|-----------------|-------------------------|------------------|-------------------------------------------------|-----|------|
|                   |                               | TEST CONDITIONS | TYP                     | TYP              | TYP                                             | ТҮР | UNIT |
| $\mathbf{C}_{pd}$ | Power dissipation capacitance | f = 10 MHz      | 6                       | 7                | 7                                               | 9   | pF   |

## SN74LVC2G38 DUAL 2-INPUT NAND GATE WITH OPEN-DRAIN OUTPUTS SCES554C-MARCH 2004-REVISED FEBRUARY 2007

#### PARAMETER MEASUREMENT INFORMATION (OPEN DRAIN)



- Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control.
  Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  All input pulses are supplied by generators have the following characteristics: PRR ≤ 10 MHz, Z<sub>o</sub> = 50 Ω.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. Because this device has open-drain outputs,  $t_{PIZ}$  and  $t_{PZI}$  are the same as  $t_{PD}$ .
- F.  $t_{PZL}$  is measured at V<sub>M</sub>.
- G.  $t_{PLZ}$  is measured at  $V_{QL} + V_{A}$ .
- H. All parameters and waveforms are not applicable to all devices.

#### Figure 1. Load Circuit and Voltage Waveforms

## SN74LVC2G38 DUAL 2-INPUT NAND GATE WITH OPEN-DRAIN OUTPUTS SCES554C-MARCH 2004-REVISED FEBRUARY 2007



v

## PARAMETER MEASUREMENT INFORMATION (OPEN DRAIN)



| TEST                                 | S1         |
|--------------------------------------|------------|
| t <sub>PZL</sub> (see Notes E and F) | VLOAD      |
| t <sub>PLZ</sub> (see Notes E and G) | $V_{load}$ |
| t <sub>PHZ</sub> /t <sub>PZH</sub>   | $V_{load}$ |

LOAD CIRCUIT

|                                     | INPUTS          |         |                    |                     | •     | -            |        |
|-------------------------------------|-----------------|---------|--------------------|---------------------|-------|--------------|--------|
| V <sub>cc</sub>                     | V               | t,/t,   | V <sub>M</sub>     | VLOAD               | C∟    | RL           | V      |
| $1.8V\pm0.15V$                      | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | $2 \times V_{cc}$   | 30 pF | <b>1 k</b> Ω | 0.15 V |
| $\textbf{2.5 V} \pm \textbf{0.2 V}$ | $V_{cc}$        | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | <b>500</b> Ω | 0.15 V |
| 3.3 V $\pm$ 0.3 V                   | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                 | 50 pF | <b>500</b> Ω | 0.3 V  |
| $5$ V $\pm$ 0.5 V                   | $V_{cc}$        | ≤2.5 ns | V <sub>cc</sub> /2 | $2 \times V_{cc}$   | 50 pF | <b>500</b> Ω | 0.3 V  |





NOTES: A. C. includes probe and jig capacitance.

**VOLTAGE WAVEFORMS** 

**PROPAGATION DELAY TIMES** 

INVERTING AND NONINVERTING OUTPUTS

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators have the following characteristics: PRR  $\leq$  10 MHz, Z<sub>o</sub> = 50  $\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.

οv

 $V_{\text{ol}}$ 

- E. Because this device has open-drain outputs,  $t_{_{PLZ}}$  and  $t_{_{PZL}}$  are the same as  $t_{_{PD}}$
- F.  $t_{\scriptscriptstyle PZL}$  is measured at V<sub>M</sub>.
- G.  $t_{PLZ}$  is measured at  $V_{OL} + V_{\Delta}$ .
- H. All parameters and waveforms are not applicable to all devices.

### Figure 2. Load Circuit and Voltage Waveforms

Output

Output

## **PACKAGING INFORMATION**

| Orderable Device  | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|-------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| SN74LVC2G38DCTR   | ACTIVE                | SM8             | DCT                | 8    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVC2G38DCTRE4 | ACTIVE                | SM8             | DCT                | 8    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVC2G38DCUR   | ACTIVE                | US8             | DCU                | 8    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVC2G38DCURE4 | ACTIVE                | US8             | DCU                | 8    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVC2G38DCURG4 | ACTIVE                | US8             | DCU                | 8    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVC2G38DCUT   | ACTIVE                | US8             | DCU                | 8    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVC2G38DCUTE4 | ACTIVE                | US8             | DCU                | 8    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVC2G38DCUTG4 | ACTIVE                | US8             | DCU                | 8    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVC2G38YZPR   | ACTIVE                | DSBGA           | YZP                | 8    | 3000           | Green (RoHS & no Sb/Br)   | SNAGCU           | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

## TAPE AND REEL INFORMATION

### REEL DIMENSIONS

Texas Instruments





TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LVC2G38DCUR             | US8             | DCU                | 8 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74LVC2G38YZPR             | DSBGA           | YZP                | 8 | 3000 | 180.0                    | 8.4                      | 1.02       | 2.02       | 0.63       | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

18-Jan-2012



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVC2G38DCUR | US8          | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74LVC2G38YZPR | DSBGA        | YZP             | 8    | 3000 | 220.0       | 220.0      | 34.0        |

# **MECHANICAL DATA**

MPDS049B - MAY 1999 - REVISED OCTOBER 2002

#### DCT (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion

D. Falls within JEDEC MO-187 variation DA.



DCT (R-PDSO-G8) PLASTIC SMALL OUTLINE Example Board Layout Example Stencil Design (Note C,E) (Note D) - 6x0,65 - 6x0,65 8x0,25-8x1,55 3,40 3,40 Non Solder Mask Defined Pad Example Pad Geometry -0,30 (Note C) 1,60 Example -0,07 Non-solder Mask Opening All Around (Note E) 4212201/A 10/11

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



DCU (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN)



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.

D. Falls within JEDEC MO-187 variation CA.





- NOTES: A. All linear dimensions are in millimeters. В. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



YZP (R-XBGA-N8)

DIE-SIZE BALL GRID ARRAY



All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. Α.

- This drawing is subject to change without notice. B.
- NanoFree™ package configuration. Ç.

/ The package size (Dimension D and E) of a particular device is specified in the device Product Data Sheet version of this drawing, in case it cannot be found in the product data sheet please contact a local TI representative. E. This package is a Pb-free solder ball design. Refer to the 8 YEP package (drawing 4204725) for tin-lead (SnPb).

NanoFree is a trademark of Texas Instruments.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |  |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|--|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |  |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |  |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |  |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |  |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |  |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |  |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |  |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |  |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |  |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |  |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |  |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |  |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated