# **Signetics** # NE/SA5230 Low Voltage Operational Amplifier **Product Specification** **Linear Products** #### DESCRIPTION The NE5230 is a very low voltage operational amplifier that can perform with a voltage supply as low as 1.8V or as high as 15V. In addition, split or single supplies can be used, and the output will swing to ground when applying the latter. There is a bias adjusting pin which controls the supply current required by the device and thereby controls its power consumption. If the part is operated at ±0.9V supply voltages, the current required is only 110µA when the current control pin is left open. Even with this low power consumption, the device obtains a typical unity gain bandwidth of 180kHz. When the bias adjusting pin is connected to the negative supply, the unity gain bandwidth is typically 600kHz while the supply current is increased to $600\mu$ A. In this mode, the part will supply full power output beyond the audio range. The NE5230 also has a unique input stage that allows the common-mode input range to go above the positive and below the negative supply voltages by 250mV. This provides for the largest possible input voltages for low voltage applications. The part is also internally-compensated to reduce external component count. The NE5230 has a low input bias current of typically $\pm$ 40nA, and a large open-loop gain of 125dB. These two specifications are beneficial when using the device in transducer applications. The large open-loop gain gives very accurate signal processing because of the large "excess" loop gain in a closed-loop system. The output stage is a class AB type that can swing to within 100mV of the supply voltages for the largest dynamic range that is needed in many applications. The NE5230 is ideal for portable audio equipment and remote transducers because of its low power consumption, unity gain bandwidth, and 30nV/ $\sqrt{\text{Hz}}$ noise specification. #### **FEATURES** - Works down to 1.8V supply voltages - Adjustable supply current - Low noise - Common-mode includes both rails - VOUT within 100mV of both rails #### **APPLICATIONS** - Portable precision instruments - Remote transducer amplifier - Portable audio equipment - Rail-to-rail comparators - Half-wave rectification without diodes - Remote temperature transducer with 4 to 20mA output transmission #### PIN CONFIGURATION #### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | | | |-------------------|-------------------|------------|--|--| | 8-Pin Plastic SO | 0 to +70°C | NE5230D | | | | 8-Pin Ceramic DIP | 0 to +70°C | NE5230FE | | | | 8-Pin Plastic DIP | 0 to +70°C | NE5230N | | | | 8-Pin Plastic SO | -40°C to +85°C | SA5230D | | | | 8-Pin Ceramic DIP | -40°C to +85°C | SA5230FE | | | | 8-Pin Plastic DIP | -40°C to +85°C | SA5230N | | | ### Low Voltage Operational Amplifier NE/SA5230 #### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | RATING | UNIT | | |-------------------|--------------------------------------------------------------------------|-----------------------|------|--| | V <sub>CC</sub> | Single supply voltage | 18 | ٧ | | | Vs | Dual supply voltage | ± 9 | V | | | V <sub>IN</sub> | Input voltage <sup>1</sup> | ±9 (18) | ٧ | | | | Differential input voltage <sup>1</sup> | ± V <sub>S</sub> | ٧ | | | V <sub>CM</sub> | Common-mode voltage (positive) | V <sub>CC</sub> + 0.5 | ٧ | | | V <sub>CM</sub> | Common-mode voltage (negative) | V <sub>EE</sub> - 0.5 | ٧ | | | P <sub>D</sub> | Power dissipation <sup>2</sup> | 500 | mW | | | TJ | Operating junction temperature <sup>2</sup> | 150 | °C | | | | Output short-circuit duration to either power supply pin <sup>2, 3</sup> | Indefinite | s | | | T <sub>STG</sub> | Storage temperature | -65 to 150 | င့ | | | T <sub>SOLD</sub> | Lead soldering temperature (10sec max) | 300 | ့င | | #### NOTES: #### RECOMMENDED OPERATING CONDITIONS | PARAMETER | RATING | UNIT | |-------------------------------------|------------------------|------| | Single supply voltage | 1.8 to 15 | ٧ | | Dual supply voltage | ±0.9 to ±7.5 | ٧ | | Common-mode voltage (positive) | V <sub>CC</sub> + 0.25 | ٧ | | Common-mode voltage (negative) | V <sub>EE</sub> - 0.25 | ٧ | | Temperature<br>NE grade<br>SA grade | 0 to 70<br>-40 to 85 | °° | <sup>1.</sup> Can exceed the supply voltages when $V_S \le \pm 7.5 V$ (15V). The maximum operating junction temperature is 150°C. At elevated temperatures, devices must be derated according to the package thermal resistance and device mounting conditions. Derate above 25°C at the following rates: FE package at 6.7mW/°C N package at 9.5mW/°C D package at 6.25mW/°C Momentary shorts to either supply are permitted in accordance to transient thermal impedance limitations determined by the package and device mounting conditions. DC AND AC ELECTRICAL CHARACTERISTICS Unless otherwise specified, $\pm 0.9 \text{V} \leq \text{V}_S \leq \pm 7.5 \text{V}$ or equivalent single supply, $R_L = 10 \text{k} \Omega$ , full input common-mode range, over full operating temperature range. | SYMBOL | PARAMETER | | TEST CONDITIONS | | BIAS | NE/SA5230 | | | | |-----------------|------------------------------|----------------|----------------------------------------------|------------------------------------------------------------------|------|-----------|-----|----------------------|-------| | | | | | | | Min | Тур | Max | UNIT | | Vos | Offset voltage | Offset voltage | | T <sub>A</sub> = 25°C | | | 0.4 | 3 | mV | | | | | | | Any | | 3 | 4 | mV | | Vos | Drift | | | | Any | | 2 | 5 | μV/°C | | los | Offset current | | | T <sub>A</sub> = 25°C | High | | 3 | 50 | nA | | | | | | T <sub>A</sub> = 25°C | Low | | 3 | 30 | nA | | | | | | | High | | | 100 | nA | | | | | | | Low | | | 60 | nΑ | | los | Drift | | | | High | | 0.5 | 1.4 | nA/°C | | | | | | | Low | | 0.3 | 1.4 | nA/°C | | l <sub>B</sub> | Bias current | | | T <sub>A</sub> = 25°C | High | | 40 | 150 | nA | | | | | | T <sub>A</sub> = 25°C | Low | | 20 | 60 | nA | | | | | | | High | | | 200 | nA | | | | | | | Low | | | 150 | nA | | IB | Drift | | | | High | | 2 | 4 | nA/°C | | | | | | | Low | | 2 | 4 | nA/°C | | Is | Supply current | | $V_S = \pm 0.9V$ | T <sub>A</sub> = 25°C | Low | | 110 | 160 | μА | | | | | | T <sub>A</sub> = 25°C | High | | 600 | 750 | μΑ | | | | | | | Low | | | 250 | μΑ | | | | | | | High | | | 800 | μΑ | | | | | V <sub>S</sub> = ± 7.5V | T <sub>A</sub> = 25°C | Low | | 320 | 550 | μΑ | | | | | | T <sub>A</sub> = 25°C | High | | 1.1 | 1.6 | mA | | | | | | | Low | | | 600 | μΑ | | | | | | | High | | | 1.7 | mA | | V <sub>CM</sub> | Common-mode inpu | t range | V <sub>OS</sub> ≤ 6mV, T <sub>A</sub> = 25°C | | Any | V~-0.25 | | V <sup>+</sup> +0.25 | ٧ | | | | | | | Any | V- | | V <sup>+</sup> | ٧ | | CMRR | Common-mode rejection ratio | | $V_S = \pm 7.5V$ | $R_S = 10k\Omega$ , $V_{CM} = \pm 7.5V$ ,<br>$T_A = 25^{\circ}C$ | Any | 85 | 95 | | dB | | | | | | $R_S = 10k\Omega$ , $V_{CM} = \pm 7.5V$ | Any | 80 | | | dB | | PSRR | Power supply rejection ratio | | T <sub>A</sub> = 25°C | | High | 90 | 105 | L | dB | | | | | T <sub>A</sub> = 25°C | | Low | 85 | 95 | | dB | | | | | | | High | 75 | | | dB | | | | | | | Low | 80 | | | dB | | IL | Load current | source | | V <sub>S</sub> = ± 7.5V | | 4 | 10 | | mA | | | | sink | V <sub>S</sub> = ± 7.5V | | Any | 5 | 15 | | mA | | | | source | V <sub>S</sub> = ± 0.9V | | Any | 1 | 5 | | mA | | | | sink | V <sub>S</sub> = ± 0.9V | | Any | 2 | 6 | | mA | | | | source | <del></del> | $V_S = \pm 0.9V, T_A = 25^{\circ}C$ | | 4 | 6 | | mA | | | | sink | | $V_S = \pm 0.9V, T_A = 25^{\circ}C$ | | 5 | 7 | | mA | | | | source | $V_S = \pm 7.5V$ , $T_A = 25$ °C | | High | | 16 | | mA | | | | sink | Vs = | $V_S = \pm 7.5V$ , $T_A = 25^{\circ}C$ | | | 32 | | mA | ## Low Voltage Operational Amplifier NE/SA5230 DC AND AC ELECTRICAL CHARACTERISTICS (Continued) Unless otherwise specified, $\pm 0.9V \leqslant V_S \leqslant \pm 7.5V$ or equivalent single supply, $R_L = 10k\Omega$ , full input common-mode range, over full operating temperature range. | SYMBOL | PARAMETER Large-signal open-loop gain | TEST CONDITIONS | | BIAS | NE/SA5230 | | | | |------------------|----------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|------|-----------|-------|------|--------| | | | TE | Min | | Тур | Max | UNIT | | | | | $V_S = \pm 7.5V$ | $R_L = 10k\Omega$ , $T_A = 25$ °C | High | 120 | 2000 | | V/mV | | | | | $R_L = 10k\Omega$ , $T_A = 25$ °C | Low | 60 | 750 | | V/mV | | | | | | High | 100 | | | V/mV | | | | | | Low | 50 | | | V/mV | | V <sub>OUT</sub> | Output voltage swing | $V_S = \pm 0.9V$ | $T_A = 25^{\circ}C, +SW$ | Any | 750 | 800 | | m∨ | | | | | T <sub>A</sub> = 25°C, -SW | Any | 750 | 800 | | mV | | | | | +SW | Any | 700 | | | mV | | | | | -SW | Any | 700 | | | mV | | | | $V_S = \pm 7.5V$ | T <sub>A</sub> = 25°C, +SW | Any | 7.30 | 7.35 | | ٧ | | | | | T <sub>A</sub> = 25°C, -SW | Any | -7.32 | -7.35 | - | V | | | | | +SW | Any | 7.25 | 7.30 | | V | | | | | -SW | Any | -7.30 | -7.35 | | V | | SR | Slew rate | T <sub>A</sub> = 25°C<br>T <sub>A</sub> = 25°C | | High | | 0.25 | | V/µs | | | | | | Low | | 0.09 | | V/µs | | BW Inv | Inverting unity gain bandwidth | C <sub>L</sub> = 100pF, T <sub>A</sub> = 25°C | | High | | 0.6 | • | MHz | | | | C <sub>L</sub> = 100pF, T <sub>A</sub> = 25°C | | Low | | 0.25 | | MHz | | $\theta_{M}$ | Phase margin | C <sub>L</sub> = 100pF, T <sub>A</sub> = 25°C | | Any | | 70 | | Deg. | | ts | Settling time | C <sub>L</sub> = 100pF, 0.1% | | High | | 2 | | μs | | | | C <sub>L</sub> = 100pF, 0.1% | | Low | | 5 | | μs | | V <sub>INN</sub> | Input noise | $R_S = 0\Omega$ , $f = 1kHz$ | | High | | 30 | | nV/√Hz | | | | $R_S = 0\Omega$ , $f = 1kHz$ | | Low | | 60 | | nV/√Hz | | THD | Total Harmonic Distortion | $V_S = \pm 7.5V$<br>$A_V = 1$ , $V_{IN} = 500$ mV, $f = 1$ kHz | | High | | 0.003 | | % | | | | A <sub>V</sub> = 1, | $V_S = \pm 0.9V$<br>$V_{IN} = 500 \text{mV}, f = 1 \text{kHz}$ | High | | 0.002 | | % | #### THEORY OF OPERATION #### Input Stage Operational amplifiers which are able to function at minimum supply voltages should have input and output stage swings capable of reaching both supply voltages within a few millivolts in order to achieve ease of quiescent biasing and to have maximum input/output signal handling capability. The input stage of the NE5230 has a common-mode voltage range that not only includes the entire supply voltage range, but also allows either supply to be exceeded by 250mV without increasing the input offset voltage by more than 6mV. This is unequalled by any other operational amplifier today. In order to accomplish the feat of rail-to-rail input common-mode range, two emitter-coupled differential pairs are placed in parallel so that the common-mode voltage of one can reach the positive supply rail and the other can reach the negative supply rail. The simplified schematic of Figure 1 shows how the complementary emitter-coupler transistors are configured to form the basic input stage cell. Common-mode input signal voltages in the range from 0.8V above $V_{\text{EE}}$ to $V_{\text{CC}}$ are handled completely by the NPN pair, Q3 and Q4, while common-mode input signal voltages in the range of VFF to 0.8V above VEF are processed only by the PNP pair, Q1 and Q2. The intermediate range of input voltages requires that both the NPN and PNP pairs are operating. The collector currents of the input transistors are summed by the current combiner circuit composed of transistors Q8 through Q11 into one output current. Transistor Q8 is connected as a diode to ensure that the outputs of Q2 and Q4 are properly subtracted from those of Q1 and Q3. The input stage was designed to overcome two important problems for rail-to-rail capabilitv. As the common-mode voltage moves from the range where only the NPN pair was operating to where both of the input pairs were operating, the effective transconductance would change by a factor of two. Frequency compensation for the ranges where one input pair was operating would, of course, not be optimal for the range where both pairs were operating. Secondly, fast changes in the common-mode voltage would abruptly saturate and restore the emitter current sources, causing transient distortion. These problems were overcome by assuring that only the input transistor pair which is able to function properly is active. The NPN pair is normally activated by the current source IB1 through Q5 and the current mirror Q6 and Q7. assuming the PNP pair is non-conducting. When the common-mode input voltage passes below the reference voltage, V<sub>B1</sub> = 0.8V at the base of Q5, the emitter current is gradually steered toward the PNP pair, away from the NPN pair. The transfer of the emitter currents between the complementary input pairs occurs in a voltage range of about 120mV around the reference voltage V<sub>B1</sub>. In this way the sum of the emitter currents for each of the NPN and PNP transistor pairs is kept constant; this ensures that the transconductance of the parallel combination will be constant, since the transconductance of bipolar transistors is proportional to their emitter currents. An essential requirement of this kind of input stage is to minimize the changes in input offset voltage between that of the NPN and PNP transistor pair which occurs when the input common-mode voltage crosses the internal reference voltage, V<sub>B1</sub>. Careful circuit layout with a cross-coupled quad for each input pair has yielded a typical input offset voltage of less than 0.3mV and a change in the input offset voltage of less than 0.1mV. #### **Output Stage** Processing output voltage swings that nominally reach to less than 100mV of either supply voltage can only be achieved by a pair of complementary common-emitter connected transistors. Normally, such a configuration causes complex feed-forward signal paths that develop by combining biasing and driving which can be found in previous low supply voltage designs. The unique output stage of the NE5230 separates the functions of driving and biasing, as shown in the simplified schematic of Figure 2, and has the advantage of a shorter signal path which leads to increasing the effective bandwidth. This output stage consists of two parts: the Darlington output transistors and the class AB control regulator. The output transistor Q3 connected with the Darlington transistors Q4 and Q5 can source up to 10mA to an output load. The output of NPN Darlington connected transistors Q1 and Q2 together are able to sink an output current of 10mA. Accurate and efficient class AB control is necessary to insure that none of the output transistors are ever completely cut off. This is accomplished by the differential amplifier (formed by Q8 and Q9) which controls the biasing of the output transistors. The differential amplifier compares the summed voltages across two diodes. D1 and D2, at the base of Q8 with the summed voltages across the base-emitter diodes of the output transistors Q1 and Q3. The base-emitter voltage of Q3 is converted into a current by Q6 and R6 and reconverted into a voltage across the base-emitter diode of Q7 and R7. The summed voltage across the base-emitter diodes of the output transistors Q3 and Q1 is proportional to the logarithm of the product of the push and pull currents IOP and ION, respectively. The combined voltages across diodes D1 and D2 are proportional to the logarithm of the square of the reference current IB1. When the diode characteristics and temperatures of the pairs Q1, D1 and Q3, Q2 are equal, the relation $I_{OP} \times I_{ON} = I_{B1} \times I_{B1}$ is satisfied. Separating the functions of biasing and driving prevents the driving signals from becoming delayed by the biasing circuit. The output Darlington transistors are directly accessible for in-phase driving signals on the bases of Q5 and Q2. This is very important for simple high-frequency compensation. The output transistors can be high-frequency compensated by Miller capacitors CM1A and CM1B connected from the collectors to the bases of the output Darlington transistors. A general-purpose op amp of this type must have enough open-loop gain for applications when the output is driving a low resistance load. The NE5230 accomplishes this by inserting an intermediate common-emitter stage between the input and output stages. The three stages provide a very large gain, but the op amp now has three natural dominant poles - one at the output of each common-emitter stage. Frequency compensation is implemented with a simple scheme of nested, pole-splitting Miller integrators. The Miller capacitors CM1A and CM1B are the first part of the nested structure, and provide compensation for the output and intermediate stages. A second pair of Miller integrators provide pole-splitting compensation for the pole from the input stage and the pole resulting from the compensated combination of poles from the intermediate and output stages. The result is a stable, internallycompensated op amp with a phase margin of 70 degrees. #### THERMAL CONSIDERATIONS When using the NE5230, the internal power dissipation capabilities of each package should be considered. Signetics does not recommend operation at die temperatures above 110°C in the SO package because of its inherently smaller package mass. Die temperatures of 150°C can be tolerated in all the other packages. With this in mind, the following equation can be used to estimate the die temperature: $$T_J = T_A + (P_D \times \theta_{JA})$$ (1) Where T<sub>A</sub> ≡ Ambient Temperature $T_J$ = Die Temperature $P_D$ $\equiv$ Power Dissipation $P_D \equiv Power Dissipation$ = $(I_{CC} \times V_{CC})$ θ<sub>JA</sub> ≡ Package thermal resistance = 270°C/W for SO-8 in PC board mounting See the packaging section for information regarding other methods of mounting. $\theta_{JA} = 100$ °C/W for the plastic DIP; $\theta_{JA} = 110$ °C/W for the ceramic DIP. The maximum supply voltage for the part is 15V and the typical supply current is 1.1mA (1.6mA max). For operation at supply voltages other than the maximum, see the data sheet for $I_{CC}$ versus $V_{CC}$ curves. The supply current is somewhat proportional to temperature and varies no more than $100\mu$ A between 25°C and either temperature extreme. Operation at higher junction temperatures than that recommended is possible but will result in lower MTBF (Mean Time Between Failures). This should be considered before operating beyond recommended die temperature because of the overall reliability degradation. ## DESIGN TECHNIQUES AND APPLICATIONS The NE5230 is a very user-friendly amplifier for an engineer to design into any type of system. The supply current adjust pin (Pin 5) can be left open or tied through a pot or fixed resistor to the most negative supply (i.e., ground for single supply or to the negative supply for split supplies). The minimum supply current is achieved by leaving this pin open. In this state it will also decrease the bandwidth and slew rate. When tied directly to the most negative supply, the device has full bandwidth, slew rate and I<sub>CC</sub>. The programmina of the current-control pin depends on the trade-offs which can be made in the designer's application. The graph in Figure 3 will help by showing bandwidth versus ICC. As can be seen, the supply current can be varied anywhere over the range of $100\mu A$ to $600\mu A$ for a supply voltage of 1.8V. An external resistor can be inserted between the current control pin and the most negative supply. The resistor can be selected between $1\Omega$ to $100k\Omega$ to provide any required supply current over the indicated range. In addition, a small varying voltage on the bias current control pin could be used for such exotic things as changing the gain-bandwidth for voltage controlled low pass filters or amplitude modulation. Furthermore, control over the slew rate and the rise time of the amplifier can be obtained in the same manner. This control over the slew rate also changes the settling time and overshoot in pulse response applications. The settling time to 0.1% changes from 5 µs at low bias to 2 µs at high bias. The supply current control can also be utilized for wave-shaping applications such as for pulse or triangular waveforms. The gain-bandwidth can be varied from between 250kHz at low bias to 600kHz at high bias current. The slew rate range is 0.08V/µs at low bias and 0.25V/ $\mu$ s at high bias. The full output power bandwidth range for $V_{CC}$ equals 2V, is above 40kHz for the maximum bias current setting and greater than 10kHz at the minimum bias current setting. If extremely low signal distortion ( < 0.05%) is required at low supply voltages, exclude the common-mode crossover point (V<sub>B1</sub>) from the common-mode signal range. This can be accomplished by proper bias selection or by using an inverting amplifier configuration. Most single supply designs necessitate that the inputs to the op amp be biased between V<sub>CC</sub> and ground. This is to assure that the input signal swing is within the working common-mode range of the amplifier. This leads to another helpful and unique property of the NE5230 that other CMOS and bipolar low voltage parts cannot achieve. It is the simple fact that the input common-mode voltage can go beyond either the positive or negative supply voltages. This benefit is made very clear in a non-inverting voltage-follower configuration. This is shown in Figure 4 where the input sine wave allows an undistorted output sine wave which will swing less than 100mV of either supply voltage. Many competitive parts will show severe clipping caused by input common-mode limitations. The NE5230 in this configuration offers more freedom for quiescent biasing of the inputs close to the positive supply rail where similar op amps would not allow signal processing. There are not as many considerations when designing with the NE5230 as with other devices. Since the NE5230 is internally-compensated and has a unity gain-bandwidth of 600kHz, board layout is not so stringent as for very high frequency devices such as the NE5205. The output capability of the NE5230 allows it to drive relatively high capacitive loads and small resistive loads. The power supply pins should be decoupled with a lowpass RC network as close to the supply pins as possible to eliminate 60Hz and other external power line noise, although the power supply rejection ratio (PSRR) for the part is very high. The pinout for the NE5230 is the same as the standard single op amp pinout with the exception of the bias current adjustina pin. # REMOTE TRANSDUCER WITH CURRENT TRANSMISSION There are many ways to transmit information along two wires, but current transmission is