# **Signetics** # NE5180/NE5181 Octal Differential Line Receivers Preliminary Specification ### **Linear Products** ### DESCRIPTION The NE5180 and NE5181 are octal line receivers designed to interface data terminal equipment with data communications equipment. These devices meet the requirements of EIA standards RS-232C, RS-423A, RS-422A, and CCITT V.10, V.11, V.28, X.26 and X.27. The NE5180 is intended for use where the data transmission rate is up to 200 kb/s. The NE5181 covers the entire range of data rates up to 10 Mb/s. The difference in data rates for the two devices results from the input filtering of the NE5180. These devices also provide a failsafe feature which protects against certain input fault conditions. ### **FEATURES** - Meets EIA RS-232C/423A/422A and CCITT V.10, V.11, V.28 - Single +5V supply TTL compatible outputs - Differential inputs withstand ± 25V - Failsafe feature - Input noise filter (NE5180 only) - Internal hysteresis - Available in SMD PLCC ### **APPLICATIONS** - High-speed modems - High-speed parallel communications - Computer I/O ports - Logic level translation # **FUNCTION TABLE** | INPUT | FAILSAFE<br>INPUT | LOGIC<br>OUTPUT | |---------------------------------------|-------------------|-----------------| | V <sub>ID</sub> > 200mV <sup>1</sup> | X | Н | | V <sub>ID</sub> < -200mV <sup>1</sup> | X | L | | Both inputs open or grounded | 0V | L | | | V <sub>CC</sub> | Н | ### NOTE: $1.\,V_{ID}$ is defined as the non-inverting terminal input voltage minus the inverting terminal input voltage. ### ORDERING INFORMATION | DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | |--------------------|-------------------|------------| | 28-Pin Plastic DIP | 0 to +70°C | NE5180N | | 28-Pin Plastic DIP | 0 to +70°C | NE5181N | | 28-Pin PLCC | 0 to +70°C | NE5180A | | 28-Pin PLCC | 0 to +70°C | NE5181A | # PIN CONFIGURATIONS # Octal Differential Line Receivers # NE5180/NE5181 # ABSOLUTE MAXIMUM RATINGS TA = +25°C | SYMBOL PARAMETER | | RATING | UNIT | | |------------------|----------------------------|-------------------------|------|--| | PD | Power dissipation | 800 | mW | | | V <sub>CC</sub> | Supply voltage 7 | | V | | | V <sub>CM</sub> | Common-mode range | ± 15 | V | | | V <sub>ID</sub> | Differential input voltage | ± 25 | V | | | Isink | Output sink current | 50 | mA | | | V <sub>FS</sub> | Failsafe voltage | -0.3 to V <sub>CC</sub> | V | | | los | Output short-circuit time | 1 | sec | | # DC ELECTRICAL CHARACTERISTICS $V_{CC} = +5V \pm 5\%$ , $0^{\circ}C \le T_A \le +70^{\circ}C$ , input common-mode range $\pm 7V$ | | | | NE5180 | | NE5181 | | | | | |------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------|---------------|--------|-------|------|------|------| | SYMBOL PARAMETER | | TEST CONDITIONS | | | Min | Max | Min | Max | UNIT | | R <sub>IN</sub> | DC input resistance | 3V ≤ V <sub>IN</sub> ≤ 25V | | | 3 | 7 | 3 | 7 | kΩ | | | | Inputs open or 0 ≤ I <sub>OUT</sub> ≤ 8mA, V <sub>failsafe</sub> = 0V | | | 0.45 | | 0.45 | | | | V <sub>OFS</sub> Failsafe output voltage | shorted to $0 \ge I_{OUT} \ge -400\mu A$ , V | | A, V <sub>failsafe</sub> = V <sub>CC</sub> | 2.7 | | 2.7 | | \ \ | | | | Differential input high <sup>4</sup> V <sub>O</sub> | V <sub>OUT</sub> ≥ 2.7V, | $V_{OUT} \ge 2.7V$ . $R_S = 0^1$ | | | 0.2 | | 0.2 | 1 | | threshold | $I_{OUT} = -440\mu A$ | | $R_S = 500^1$ | | 0.4 | | 0.4 | \ \ | | | | Differential input low4 | V <sub>OUT</sub> ≤ 0.45V. | | $R_S = 0^1$ | -0.2 | | -0.2 | | T., | | V <sub>tI</sub> | threshold | I <sub>OUT</sub> = 8mA | $R_{S} = 500^{1}$ | $R_S = 500^1$ | -0.4 | | -0.4 | | \ \ | | V <sub>H</sub> | Hysteresis <sup>4</sup> | FS = 0V or V <sub>CC</sub> (See Figure 1 ) | | 50 | 140 | 50 | 140 | mV | | | V <sub>IOC</sub> | Open-circuit input voltage | | | | | 2 | | 2 | ٧ | | Cı | Input capacitance | | | | Ţ | 30 | | 30 | pF | | V <sub>OH</sub> | High level output voltage | $V_{ID} = 1V$ , $I_{OUT} = -440 \mu A$ | | 2.7 | | 2.7 | | V | | | W | | $I_{OUT} = 4mA^2$ | | | 0.4 | | 0.4 | V | | | V <sub>OL</sub> Low level output voltage | $V_{ID} = -1V$ $I_{OUT} = 8m$ | | I <sub>OUT</sub> = 8mA <sup>2</sup> | | 0.45 | | 0.45 | | | | los | Short-circuit output current | V <sub>ID</sub> = 1V, Note 3 | | 20 | 100 | 20 | 100 | mA | | | Icc | Supply current | $4.75V \le V_{CC} \le 5.25V, V_{ID} = -1V; FS = 0V$ | | | 100 | | 100 | mA | | | I <sub>IN</sub> Input current | Other inputs grounded | | V <sub>IN</sub> = + 10V | | 3.25 | | 3.25 | mA | | | | | | $V_{1N} = -10V$ | -3.25 | | -3.25 | | '''^ | | ### NOTES - 1. R<sub>S</sub> is a resistor in series with each input. - 2. Measured after 100ms warm-up (at 0°C). - 3. Only 1 output may be shorted at a time and then only for a maximum of 1 second. - 4. See Figure 1 for threshold and hysteresis definitions. # AC ELECTRICAL CHARACTERISTICS $V_{CC}$ = +5V ±5%, 0°C $\leq$ T<sub>A</sub> $\leq$ +70°C | SYMBOL | PARAMETER | | | NE5180 | | NE5181 | | |------------------|---------------------------------|---------------------------------------------------------------|-----|--------|-----|--------|------| | | | TEST CONDITIONS | Min | Max | Min | Max | UNIT | | t <sub>PLH</sub> | Propagation delay - low to high | C <sub>L</sub> = 50pF, V <sub>ID</sub> = ± 1V | | 500 | | 100 | ns | | t <sub>PHL</sub> | Propagation delay — high to low | $C_{L} = 50pF, V_{1D} = \pm 1V$ | | 500 | | 100 | ns | | fa | Acceptable input frequency | Unused input grounded, V <sub>ID</sub> = ± 200mV <sup>1</sup> | | 0.1 | | 5.0 | MHz | | fr | Rejectable input frequency | Unused input grounded, V <sub>ID</sub> = ±500mV | 5.5 | | NA | | MHz | ### NOTE: December 1988 6-22 <sup>1.</sup> $V_{ID} = \pm 1V$ for NE5181. # Octal Differential Line Receivers # NE5180/NE5181 # **FAILSAFE OPERATION** These devices provide a failsafe operating mode to guard against input fault conditions as defined in RS-422A and RS-423A stan- dards. These fault conditions are (1) driver in power-off condition, (2) receiver not interconnected with driver, (3) open-circuited interconnecting cable, and (4) short-circuited interconnecting cable. If one of these four fault conditions occurs at the inputs of a receiver, then the output of that receiver is driven to a known logic level. The receiver is programmed by connecting the failsafe input to $V_{CC}$ or ground. A connection to $V_{CC}$ provides # **APPLICATIONS** # AC TEST CIRCUIT # **VOLTAGE WAVEFORMS** # NE5180/NE5181 a logic "1" output under fault conditions, while a connection to ground provides a logic "0". There are two failsafe pins (F<sub>S1</sub> and F<sub>S2</sub>) on the NE5180 or NE5181 where each provides common failsafe control for four receivers # **RS-232 FAILSAFING** The internal failsafe circuitry works by providing a small input offset voltage which can be polarity-switched by using the failsafe control pins. This offset is kept small (approximately 80mV) to avoid degradation of the ± 200mV input threshold for RS-423 or RS-422 operation. If the positive and negative inputs to any receiver are both shorted to ground or open circuited, the internal offset drives that output to the programmed failsafe state. If only one input open circuits (as may be the case for RS-232 operation), that input will rise to the "input open circuit voltage" (approximately 700mV). Since this is much greater than the 200mV threshold, the output will be driven to a state that is independent of the failsafe programming. Failsafe programming can be achieved for non-inverting single-ended applications by raising or lowering the unused input bias voltage as shown in Figure 2. For V<sub>BIAS</sub> ≈ 1.4, an open (or grounded) INPUT line will be approximately 700mV (0V) and the output will failsafe low. If the resistor divider is not used and VBIAS is connected to ground, the output will failsafe high due to the internal failsafe offset for the INPUT grounded and the 700mV "open circuit input voltage" for the INPUT open circuited. Similar operation holds for an inverting configuration, with V<sub>BIAS</sub> applied to the positive input and $V_{FS} = ground.$ # **INPUT FILTERING (NE5180)** The NE5180 has input filtering for additional noise rejection. This filtering is a function of both signal level and frequency. For the specified input (5.5MHz at ± 500mV) the input stage filter attenuates the signal such that the output stage threshold levels are not exceeded and no change of state occurs at the output. As the signal amplitude decreases (increases) the rejected frequency decreases (increases). 6-24 # Octal Differential Line Receivers # NE5180/NE5181 V<sub>CC</sub> = 4.75 V V<sub>ID</sub> = 1V 0.5 0.4 0.2 10 12 IOL (mA) Figure 6. Typical Supply Current vs Supply Voltage Figure 7. Typical High Level Output Voltage vs Output Current Figure 8. Typical Low Level Output Voltage vs Output Current plifier being measured is grounded. Figure 9. Input Current vs Input Applied Voltage\* Figure 11. Typical FS Input Current vs FS Applied Voltage Figure 13. NE5180: Propagation Delay at Various Input Amplitudes 6-25 December 1988