# **OKI semiconductor** MSM6212

ADPCM 288K ROM VOICE SYNTHESIZER

## **GENERAL DESCRIPTION**

MSM6212 is a single-chip ADPCM speech synthesizer incorporating 288K bits ROM to store speech data. In addition to ROM and speech synthesizer circuits, MSM6212 contains an input interface, timing generator circuit and a 10-bit DA converter. Therefore it is possible to configurate a speech output system easily merely by connecting a simple circuit to the speech output consisting of a filter, an amplifier and a speaker.

## FEATURES

- Low power consumption
- On-chip 288K ROM
- 2 power supply selectable: 3 V or 5 V systems
- Maximum No. of syllable words: 124 words
- Maximum speaking time: 40 sec (compressed ADPCM)
- Class A and Class B analog outputs selectable
- Built-in 10-bit DA converter
- Oscillator frequency: 32,768 kHz
- Available in 40 pin plastic DIP, 60 pin plastic flat package, or die form.



## **BLOCK DIAGRAM**

#### PAD LAYOUT



Note: • Chip size: 5.7 mm × 6.0 mm

.

#### Position Pad No. Symbol Y Х 1 SLA - 2699 - 1063 2 VDD' -2699 - 1365 3 SLB -2699 - 1545 4 MSB - 2699 - 2091 5 DAU - 2699 -2363 6 DAL - 2699 - 2849 7 SPE -2199 - 2849 8 VCK - 1635 - 2849 CS 9 - 381 -2849 10 LOAD - 201 - 2849 11 A٥ 201 -2849 12 A1 381 - 2849 13 **A**2 2121 - 2849 14 Аз 2301 - 2849 NAR 15 2699 -2849 16 BUSY 2699 -2123 AC 17 2699 - 1577 XT 2699 18 - 1397 XT 19 2699 - 995 20 2699 -815 VDD 2699 -635 21 Vss 22 SD<sub>0</sub> 2699 2263 SD1 2699 23 2443 24 SD<sub>2</sub> 2699 2623 25 S/P 2699 2849 T1 26 2519 2849 27 T2 2339 2849

## PAD LOCATION

#### **PIN CONFIGURATION**



Note: Connect pin 23 (VDD") with VDD and VDD' externally since this pin is conducted to the substrate.

## **ELECTRICAL CHARACTERISTICS**

 $3 \text{ V System (V_{DD} = 3.1 V Typ)}$ 

#### Absolute Maximum Rating

 $(V_{SS} = 0 V)$ 

| Item                 | Symbol          | Conditions         | Ratings                  | ' Unit |
|----------------------|-----------------|--------------------|--------------------------|--------|
| Power Supply Voltage | V <sub>DD</sub> | To 25%C            | -0.3 to +3.6             | V      |
| Input Voltage        | VI              | $1a = 25^{\circ}C$ | – 0.3 to V <sub>DD</sub> | v      |
| Storage Temperature  | Tstg            | _                  | -55 to +150              | °C     |

#### **Recommended Operating Range**

| Conditions | Ratings      | Unit |
|------------|--------------|------|
| _          | +2.4 to +3.6 | V    |

 $(V_{SS} = 0 V)$ 

| Item                     | Symbol          | Conditions | Ratings              | Unit |
|--------------------------|-----------------|------------|----------------------|------|
| Power Supply Voltage     | V <sub>DD</sub> | _          | +2.4 to +3.6         | V    |
| Operating Temperature    | Тор             | _          | - 10 to +60          | °C   |
| DAU and DAL Output Level | VOD             | No load    | 0 to V <sub>DD</sub> | v    |

#### **DC Characteristics**

| Item                             | Symbol           | Conditions                         | Min  | Тур  | Max | Unit |
|----------------------------------|------------------|------------------------------------|------|------|-----|------|
| "H" Input Voltage                | VIH              | _                                  | 2.5  | _    | -   | V    |
| "L" Input Voltage                | VIL              | _                                  | _    | -    | 0.5 | v    |
| "H" Input Current *1             | Чнт              | V <sub>IH</sub> = 3.1 V            | _    | _    | 1   | μA   |
| "H" Input Current *2             | IIH2             | V <sub>IH</sub> = 3.1 V            | 10   | -    | 150 | μA   |
| "L" Input Current                | ί <sub>Ι</sub> Γ | $V_{IL} = 0 V$                     | -    | -    | -1  | μA   |
| "H" Output Current               | юн               | V <sub>OH</sub> = 2.7 V            | - 50 | -    |     | μA   |
| "L' Output Current               | lOL              | $V_{OL} = 0.4 V$                   | 50   | _    | _   | μA   |
| Operating Current<br>Consumption | IDD1             | -                                  | -    | 0.1  | 0.5 | mA   |
| Standby current<br>Consumption   | IDD2             | When selecting<br>class "B" output | -    | 0.01 | 0.5 | μA   |
| DA Output Accuracy               | V <sub>E</sub>   | No Load                            | _    | _    | 100 | mV   |
| DA Output Impedance              | VOR              | —                                  | -    | 170  | -   | kΩ   |

Notes: \*1 Applied to AC, LOAD and Ao to A3 terminals \*2 Applied to input terminals other than the above.

However, terminals SLA and SLB are applied when AC input is set to "H" (Conform to Note 1 when AC input is set to "L").

## 5 V System ( $V_{DD} = 5.0 V Typ$ )

## Absolute Maximum Rating

 $(V_{SS} = 0 V)$ 

| ltem                 | Symbol Conditions |                | Ratings                  | Unit |
|----------------------|-------------------|----------------|--------------------------|------|
| Power Supply Voltage | VDD               | $T_{0} = 25\%$ | -0.3 to +5.5             | v    |
| Input Voltage        | VI                |                | – 0.3 to V <sub>DD</sub> | v    |
| Storage Temperature  | Tstg              | —              | -55 to +150              | °C   |

#### **Recommended Operating Range**

#### $(V_{SS} = 0 V)$

| ltem                     | Symbol          | Conditions | Ratings              | Unit |
|--------------------------|-----------------|------------|----------------------|------|
| Power Supply Voltage     | V <sub>DD</sub> | —          | + 4.5 to + 5.5       | V    |
| Operating Temperature    | Тор             | —          | -30 to +70           | °C   |
| DAU and DAL Output Level | V <sub>OD</sub> | No load    | 0 to V <sub>DD</sub> | v    |
| 4                        |                 |            |                      |      |

**DC** Characteristics

 $(V_{DD} = 5.0 \text{ V}, V_{SS} = 0 \text{ V}, \text{ Ta} = -30 \text{ to } +70^{\circ}\text{C})$ 

| ltem                             | Symbol | Conditions              | Min | Тур | Мах | Unit |
|----------------------------------|--------|-------------------------|-----|-----|-----|------|
| "H" Input Voltage                | VIH    | _                       | 4.0 | -   | -   | v    |
| "L" Input Voltage                | VIL    | _                       | _   | -   | 1.0 | v    |
| "H" Input Current *1             | IIH1   | V <sub>IH</sub> = 5.0 V | _   | -   | 1   | μA   |
| "H" Input Current *2             | IIH2   | V <sub>IH</sub> = 5.0 V | 40  | -   | 400 | μA   |
| "L' Input Current                | ۱      | $V_{IL} = 0 V$          | —   | -   | -1  | μA   |
| "H" Output Current               | ЮН     | V <sub>OH</sub> = 4.6 V | -1  | -   | -   | mA   |
| "L" Output Current               | IOL    | $V_{OL} = 0.4 V$        | 1   | _   | —   | mA   |
| Operating Current<br>Consumption | IDD1   | -                       | _   | 0.2 | 0.7 | mA   |
| Standby current<br>Consumption   | IDD2   | _                       | _   | 30  | 100 | μA   |
| DA Output Accuracy               | VE     | No Load                 | _   | -   | 130 | mV   |
| DA Output Impedance              | VOR    | _                       | -   | 150 | _   | kΩ   |

Notes: \*1 Applied to AC, LOAD and Ao to A3 terminals \*2 Applied to input terminals other than the above. However, terminals SLA and SLB are applied when AC input is set to "H" AC power. (Conform to Note 1 when AC input is set to "L").

| AC Characteristics                    | (Common to $V_{DD} = +2.4$ , +5.5 V, 3 V system and 5<br>Ta = -30 to +70°C f(OSC) = 3 |                                |     |        |      | V system)<br>2.768 kHz |  |
|---------------------------------------|---------------------------------------------------------------------------------------|--------------------------------|-----|--------|------|------------------------|--|
| ltem                                  | Symbol                                                                                | Conditions                     | Min | Тур    | Max  | Unit                   |  |
| Original oscillation<br>frequency (1) | f(OSC1)                                                                               | 3 V system                     | 30  | 32.768 | 35   | kHz                    |  |
| Original oscillation<br>frequency (2) | f(OSC2)                                                                               | 5 V system                     | 30  | 32.768 | 65   | kHz                    |  |
| Original oscillation<br>duty cycle    | f <sub>duty</sub>                                                                     | _                              | 40  | 50     | 60   | %                      |  |
| Load Input Pulse Width                | tL                                                                                    | When<br>f sample =<br>8.19 kHz | 1   | _      | 45   | μs                     |  |
| AC Input Pulse Width                  | t <sub>W(AC)</sub>                                                                    | _                              | 1   | -      | —    | μs                     |  |
| Sampling Frequency (1)                | f <sub>S1</sub>                                                                       | f(OSC)/4                       | _   | 8.192  | _    | kHz                    |  |
| Sampling Frequency (2)                | f <sub>S2</sub>                                                                       | f(OSC)/5                       | _   | 6.554  | _    | kHz                    |  |
| Sampling Frequency (3)                | f <sub>S3</sub>                                                                       | f(OSC)/8                       | _   | 4.096  | _    | kHz                    |  |
| NAR minimum<br>"H" Level Width        | t <sub>MN</sub>                                                                       | When $f_{S_1}$ is selected     | 1.  | _      | _    | μs                     |  |
| Input Change Standby<br>Time          | t <sub>A</sub>                                                                        | When $f_{S_1}$ is selected     | 1   | _      | _    | μs                     |  |
| Load Pulse Interval                   | t <sub>NL</sub>                                                                       | When $f_{S_1}$ is selected     | 5   | -      | 1000 | μs                     |  |

(Common to  $V_{DD}$  = +2.4, +5.5 V, 3 V system and 5 V system)

#### ACTUATION AND NON-OPERATION OF SW INPUT INTERFACE





#### 2. Repeated Speaking



ù.

## **PIN DESCRIPTION**

| Pin Name                                                                   |                                                                  |                                                 |                                       |                      |
|----------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------|---------------------------------------|----------------------|
|                                                                            | CHIP                                                             | 40 DIP                                          | 60 FLT                                | 1/0                  |
| LOAD                                                                       | 10                                                               | 40                                              | 53                                    | l                    |
| The LOAD pulse can b<br>at Ao to A3 is transferr<br>A single pulse or a pa | e applied when NAF<br>ed into the latch.<br>ir of pulses switche | R level (see below) is<br>as the LSI from stand | "H". When LOAD is dby mode to active. | set to "H"; the code |
| NAR                                                                        | 15                                                               | 5                                               | 1                                     | 0                    |

#### Next address request

NAR indicates whether the LOAD pulse (see above) can be applied or not. "H" level enables while an "L" output disable.

NAR outputs a "H" when the speaking of the current addressed word begins and indicates the next address code can be entered.

| 00 | 0 | 20 | 50 | 1 1 |
|----|---|----|----|-----|
| 03 | 9 | 39 | 52 | 1   |
|    |   |    |    |     |

#### Chip select

This pin enables the use of multiple LSI's. It is open when a single LSI is used because it has an internal pull-down resister. If "H" is applied to  $\overline{CS}$ , the LSI is retained in "standby" mode.

| BUSY | 16 | 6 | 2 | 0 |
|------|----|---|---|---|
|      |    |   |   |   |

This pin is used for CPU interface, outputting "H" level during the speaking time.

| AC | 17 | 7 | 3 | 0 |
|----|----|---|---|---|
|    |    |   |   |   |

All clear

A "H" pulse to this pin stops all internal functions and the LSI switches to standby mode.

No power ON clear circuit is built in the LSI. Therefore, make sure that AC pulse is applied when the power supply is made.

| DAU | 5 | 35 | 45 | 0 |
|-----|---|----|----|---|
| DAL | 6 | 36 | 47 | 0 |

These pins (DAU and DAL) are connected to the output of the 10-bit DA converter. These pins have no built-in LPF because of high output impedance. Use them connected to LPF through the buffer of external low-output impedance.

Example of circuit:

LPF MSM6212

The following class A and class B modes can be obtained from two pins.

| SLA                                         | SLB                                         | Mode                                      | Output Pin                       |
|---------------------------------------------|---------------------------------------------|-------------------------------------------|----------------------------------|
| Open (L)<br>V <sub>DD</sub> (H)<br>Open (L) | Open (L)<br>Open (L)<br>V <sub>DD</sub> (H) | Class B × 2<br>Class B × 1<br>Class B × 4 | DAU, DAL<br>DAU, DAL<br>DAU, DAL |
| V <sub>DD</sub> (H)                         | V <sub>DD</sub> (H)                         | Class A                                   | DAU                              |

## TIMING CHART

## 1. Power on Sequence



## 2. LSI Starting and Non-operation (Stand-by)

#### Ao to As tA tNI tL LOAD t<sub>MN</sub> Approx 1.1 msec NAR BUSY SPE . u Generation Generation DAU or DAL of first of second Output Approx word word 17 msec

## OPERATING SEQUENCE FOR CPU INTERFACE

#### FROM OPERATION TO STANDBY IN THE CASE OF CPU INTERFACE



 Note: t<sub>A</sub>
 Address hold time

 t<sub>NL</sub>
 Double LOAD pulse interval

 t<sub>L</sub>
 LOAD pulse width

 t<sub>MN</sub>
 NAR "H" width

### FUNCTIONAL DESCRIPTION

#### DESIGNATION OF SYLLABLE CODES

User can designate syllable codes by Ao to A3 and can select either CPU interface or simple interface.

#### 1. CPU Interface

In this case, the maximum number of user's designated words (syllables) is 124. All "L"s represent "END" code. Ao to A3 and "LOAD" pulse are related to each other as shown below.

a) Single "LOAD" pulse (The max No. of words is 14)

Input A<sub>0</sub> to A<sub>3</sub>  $\rightarrow$  apply "LOAD" pulse  $\rightarrow$  data is latched internally and at the same time, the LSI is actuated.

b) Two "LOAD" pulses (The max No. of words is 124)

Input A<sub>0</sub> to A<sub>3</sub>  $\rightarrow$  apply first "LOAD" pulse  $\rightarrow$  data is latched internally and LSI retains in "STANDBY" status.  $\rightarrow$  Input A<sub>0</sub> to A<sub>2</sub> (A<sub>3</sub> ignored)  $\rightarrow$  apply second "LOAD" pulse  $\rightarrow$  data is latched internally and at the same time, the LSI is actuated.

For the timing of "LOAD" pulse application, apply it when "NAR" output is at "H" level. For the application of "END" code, conform to the above a) and b).



#### 2. Simple Interface

The maximum No. of words is 14. At to  $A_3 =$  "H" is a test code.

If "LOAD" input is set at "H" level by means of a push switch after setting of a code by Ao to A3, the designated word is spoken (from "Standby" status to "operation" status).

If "LOAD" input is set at "H" level when the speaking of the designated word has ended, the same word is repeated. On the other hand, if "LOAD" input is set at "L" level, LSI is automatically shifted to "STANDBY" status.

Therefore, as long as the push switch continues to be depressed, the same word is repeated. If the push switch is released, the repetition is stopped simultaneous with the ending of speaking.

If the continuous speaking of different words is desired, change codes by A<sub>0</sub> to A<sub>3</sub> and retain "LOAD" input at "H" level, before the speaking of first word is ended.



#### 3. Designation of Sampling Frequency

It is possible for the user to designate the sampling frequency for each word.

The relationship between a sampling frequency and the crystal oscillator frequency is as follows:

When  $f_{(OSC)} = 32.768 \text{ kHz}$ 

| Selection 1 | $\frac{32.768 \text{ kHz}}{4} = 8.2 \text{ kHz}$  |
|-------------|---------------------------------------------------|
| Selection 2 | $\frac{32.768 \text{ kHz}}{5} = 6.55 \text{ kHz}$ |
| Selection 3 | $\frac{32.768 \text{ kHz}}{8} = 4.1 \text{ kHz}$  |

#### STRAIGHT ADPCM AND COMPRESSED ADPCM

#### 1. Straight ADPCM

The features are enumerated below.

- 1. Length of ADPCM bits ..... fixed in 3 bits.
- 2. Deletion of silent component is possible.
- 3. High bit rate and high tone quality.
- 4. Suitable to imitation sound.

Example of bit rate

#### 2. Compressed ADPCM

The features are enumerated below:

- 1. Length of ADPCM bits ..... fixed in 3 bits
- 2. Deletion of data by repeated detection of speech waveform
- 3. Deletion of silent component is possible.
- 4. Low bit rate.
- 5. Mainly applied to speech. Example of bit rate

fSAMPLE = 8.2 kHz Length of ADPCM bits = 3 bits Frequency of average repetition ≒ 3 (Deleted data component of waveform ≒ 1/3) Deleted silent component ≒ 1/5 (speech)

 $B \cdot R = 8.2 \times 3 \times 1/3 \times 4/5 = 6.6 \text{ kb/sec}$ 

#### SAMPLING FREQUENCY AND BAND WIDTH

1. Simple Relationship between Sampling Frequency and Band Width  $f_{SAMPLE} \times 1/2 = f_{BAND}$  (UL) Here  $f_{BAND}$  (UL) ..... Upper limit of band

| <b>f</b> SAMPLE | <b>f</b> BAND | Quality                                                    |  |
|-----------------|---------------|------------------------------------------------------------|--|
| 8.2 kHz         | DC to 4.1 kHz | Clear maximum in-<br>telligibility                         |  |
| 6.55 kHz        | DC to 3.2 kHz | Female speech of<br>high tone sounds<br>nasal              |  |
| 4.1 kHz         | DC to 2.0 kHz | Unclear both male<br>and female<br>speeches sound<br>nasal |  |

#### 2. The Relationship between a Sampling Frequency and LPF (low pass filter)

The relationship between a sampling frequency and LPF (low pass filter) is  $f_{SAMPLE} \times 1/2 = f_C$  (cutoff frequency of ideal filter). However, realistically it is necessary to design " $f_C$ " to be lower than the above equation according to the skirt characteristics of filter. That is, the band will be further narrowed according to filter characteristics.

As an example, the  $f_C$  and skirt characteristics of L.P.F. used for speech analysis by Oki are shown as follows.

| f <sub>SAN</sub> | 1PLE | f <sub>C</sub> | Skirt<br>Charac-<br>teristics | f <sub>BAND</sub> |
|------------------|------|----------------|-------------------------------|-------------------|
| 8.2              | kHz  | 3.4 kHz        | - 48 dB/oct                   | DC to 3.4 kHz     |
| 6.55             | kHz  | 2.7 kHz        | - 48 dB/oct                   | DC to 2.7 kHz     |
| 4.1              | kHz  | 1.7 kHz        | - 48 dB/oct                   | DC to 1.7 kHz     |

## **EXAMPLE OF OUTPUT INTERFACE**



