# **OKI** semiconductor

## **MSC2304YS8/KS8**

#### 262.144 BY 8 BIT DYNAMIC RAM MODULE

#### **GENERAL DESCRIPTION**

The Oki MSC2304YS8/KS8 is a fully decoded, 262,144 words  $\times$  8 bit NMOS dynamic random access memory composed of eight 256K DRAMs in plastic leaded chip carrier (MSM41256JS). The mounting of eight PLCCs together with eight  $0.2\mu F$  decoupling capacitors on a 30 pin glass epoxy Single-In-Line Package provides any application where high density and large capacity of storage memory are required. The electrical characteristics of the MSC2304YS8/KS8 are quite same as the original MSM41256JS; each timing requirements are noncritical, and power supply tolerance is very wide

#### **FEATURES**

- 262,144 word × 8 bit Organization
- Single +5V Supply (10% Tolerance)
- 30-Pin Socket Insertable Module
- Refresh Period ... 4ms (256 cycles)
- All Inputs, Outputs, Clocks Fully TTL compatible
- 3-States Outputs
- Common CAS Control for Eight Common Data-In and Data-Out Lines

- Row Access Time:
  - 120ns max. (MSC2304-12YS8/KS8) 150ns max. (MSC2304-15YS8/KS8)
- Low Power Dissipation:
  - 3080mW max. (MSC2304-12YS8/KS8) 2860mW max. (MSC2304-15YS8/KS8)
- Operating Temperature ... 0°C to 70°C

### **FUNCTIONAL BLOCK DIAGRAM**



#### **PIN ASSIGNMENT**



#### ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                                        | Symbol                             | Value       | Unit |
|---------------------------------------------------------------|------------------------------------|-------------|------|
| Voltage on any pin relative to V <sub>SS</sub>                | V <sub>IN</sub> , V <sub>OUT</sub> | −1 to +7    | V    |
| Voltage on V <sub>CC</sub> supply relative to V <sub>SS</sub> | Vcc                                | −1 to +7    | v    |
| Operating temperature                                         | Topr                               | 0 to 70     | °C   |
| Storage temperature                                           | T <sub>stg</sub>                   | -40 to +125 | °C   |
| Power dissipation                                             | PD                                 | 8           | W    |
| Short circuit output current                                  |                                    | 50          | mA   |

Note: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## RECOMMENDED OPERATING CONDITIONS (Referenced to VSS)

| Parameter                         | Symbol | Min. | Тур. | Max. | Unit | Operating temperature |
|-----------------------------------|--------|------|------|------|------|-----------------------|
| Supply Voltage                    | vcc    | 4.5  | 5.0  | 5.5  | ٧    |                       |
| Supply Voltage                    | VSS    | 0    | 0    | 0    | ٧    | 0004- 17000           |
| Input High Voltage,<br>all inputs | VIH    | 2.4  |      | 6.5  | V    | 0°C to +70°C          |
| Input Low Voltage,<br>all inputs  | VIL    | -1.0 |      | 0.8  | V    |                       |

## DC CHARACTERISTICS

(Recommended operating conditions unless otherwise noted.)

| Parameter                                                                                                              | Symbol           | 120ns MODULE |      | 150ns MODULE |      | Unit    |
|------------------------------------------------------------------------------------------------------------------------|------------------|--------------|------|--------------|------|---------|
|                                                                                                                        |                  | Min.         | Max. | Min.         | Max. | O I III |
| Operating Current* Average power supply current (RAS, CAS cycling; t <sub>RC</sub> = min.)                             | ICC1             |              | 560  |              | 520  | mA      |
| Standby Current<br>Power supply current<br>(RAS = CAS = V <sub>IH</sub> )                                              | lCC2             |              | 40   |              | 40   | mA      |
| Refresh Current<br>Average power supply current<br>(RAS cycling, CAS = V <sub>IH</sub> ; t <sub>RC</sub> =min.)        | l <sub>CC3</sub> |              | 440  |              | 400  | mA      |
| Page Mode Current* Average power supply current (RAS = V <sub>IL</sub> , CAS cycling; t <sub>PC</sub> =min.)           | I <sub>CC4</sub> |              | 440  |              | 400  | mA      |
| Input Leakage Current Input leakage current, any input $(0V \le V_{IN} \le 5.5V$ , all other pins not under test = 0V) | IL1              | -80          | 80   | -80          | 80   | μΑ      |
| Output Leakage Current (Data out is disabled, $0V \le V_{OUT} \le 5.5V$ )                                              | ILO              | -10          | 10   | -10          | 10   | μΑ      |
| Output Levels Output high voltage (I <sub>OH</sub> = -5mA) Output low voltage (I <sub>OL</sub> = 4.2mA)                | V <sub>OL</sub>  | 2.4          | 0.4  | 2.4          | 0.4  | v<br>v  |

Note\*: I<sub>CC</sub> is dependent on output loading and cycle rates. Specified values are obtained with the output open.

## ■ DYNAMIC RAM · MSC2304YS8/KS8 ■

#### CAPACITANCE

(Ta = 25°C, f = 1 MHz)

| Parameter                                            | Symbol           | Тур. | Max. | Unit |
|------------------------------------------------------|------------------|------|------|------|
| Input Capacitance (A <sub>0</sub> ~ A <sub>8</sub> ) | C <sub>IN1</sub> | 37   | 60   | pF   |
| Input Capacitance (RAS, CAS, WE)                     | C <sub>IN2</sub> | 35   | 65   | pF   |
| Data Input/Output<br>Capacitance (DQ)                | CDQ              | 7    | 20   | pF   |

Capacitance measured with Boonton Meter.

## **AC CHARACTERISTICS**

| Parameter                       | Symbol          | Units | MSC2304-<br>12YS/KS |        | MSC2304-<br>15YS/KS |        | Note |
|---------------------------------|-----------------|-------|---------------------|--------|---------------------|--------|------|
|                                 |                 |       | Min.                | Max.   | Min.                | Мах.   |      |
| Refresh period                  | tREF            | ms    |                     | 4      |                     | 4      |      |
| Random read or write cycle time | tRC             | ns    | 230                 |        | 260                 |        |      |
| Page mode cycle time            | t <sub>PC</sub> | ns    | 125                 |        | 145                 |        |      |
| Access time from RAS            | tRAC            | ns    |                     | 120    |                     | 150    | 4, 6 |
| Access time from CAS            | tCAC            | ns    |                     | 60     |                     | 75     | 5, 6 |
| Output buffer turn-off delay    | tOFF            | ns    | o                   | 40     | 0                   | 40     |      |
| Transition time                 | t <sub>T</sub>  | ns    | 3                   | 50     | 3                   | 50     |      |
| RAS precharge time              | t <sub>RP</sub> | ns    | 100                 |        | 100                 |        |      |
| RAS pulse width                 | tRAS            | ns    | 120                 | 10,000 | 150                 | 10,000 |      |
| RAS hold time                   | tRSH            | ns    | 60                  |        | 75                  |        |      |
| CAS precharge time              | t <sub>CP</sub> | ns    | 55                  |        | 60                  |        |      |
| CAS pulse width                 | tCAS            | ns    | 60                  | 10,000 | 75                  | 10,000 |      |
| CAS hold time                   | tcsh            | ns    | 120                 |        | 150                 |        |      |
| RAS to CAS delay time           | tRCD            | ns    | 25                  | 60     | 25                  | 75     | 7    |
| CAS to RAS precharge time       | tCRP            | ns    | 0                   |        | 0                   |        |      |

## **AC CHARACTERISTICS (CONT.)**

| Parameter                                 | Symbol           | Units | MSC2304-<br>12YS/KS |      | MSC2304-<br>15YS/KS |      | Note |
|-------------------------------------------|------------------|-------|---------------------|------|---------------------|------|------|
|                                           |                  |       | Min.                | Max. | Min.                | Max. |      |
| Row Address set-up time                   | t <sub>ASR</sub> | ns    | 0                   |      | 0                   |      |      |
| Row Address hold time                     | t <sub>RAH</sub> | ns    | 15                  |      | 20                  |      |      |
| Column Address set-up<br>time             | tASC             | ns    | 0                   |      | 0                   |      |      |
| Column Address hold<br>time               | tCAH             | ns    | 30                  |      | 35                  |      |      |
| Column Address hold time reference to RAS | t <sub>AR</sub>  | ns    | 90                  |      | 110                 |      |      |
| Read command set-up time                  | tRCS             | ns    | 0                   |      | 0                   |      |      |
| Read command hold time                    | tRCH             | ns    | 0                   |      | 0                   |      |      |
| Write command set-up<br>time              | twcs             | ns    | 0                   |      | 0                   |      |      |
| Write command hold time                   | twch             | ns    | 40                  |      | 45                  |      |      |
| Write command hold time referenced to RAS | twcR             | ns    | 100                 |      | 120                 |      |      |
| Write command pulse width                 | twp              | ns    | 40                  |      | 45                  |      |      |
| Write command to RAS<br>lead time         | tRWL             | ns    | 40                  |      | 45                  |      |      |
| Write command to CAS<br>lead time         | tCWL             | ns    | 40                  |      | 45                  |      |      |
| Data-in set-up time                       | t <sub>DS</sub>  | ns    | 0                   |      | 0                   |      |      |
| Data-in hold time                         | t <sub>DH</sub>  | ns    | 40                  |      | 45                  |      |      |
| Data-in hold time referenced to RAS       | tDHR             | ns    | 100                 |      | 120                 |      |      |

Note 1, 2, 3: Under recommended operating conditions

#### ■ DYNAMIC RAM · MSC2304YS8/KS8 ■-

- Notes: 1 An initial pause of 100 μs is required after power-up followed by any 8 RAS cycles (Example: RAS only) before proper device operation is achieved.
  - 2 AC measurements assume at  $t_T = 5$  ns
  - 3 V<sub>IH</sub> (Min.) and V<sub>IL</sub> (Max.) are reference levels for measuring timing of input signals. Also transition times are measured between V<sub>IH</sub> and V<sub>II</sub>.
  - 4 Assumes that t<sub>RCD</sub> < t<sub>RCD</sub> (Max.) If t<sub>RCD</sub> is greater than the maximum recommended value shown in this table, t<sub>RAC</sub> will increase by the amount that t<sub>RCD</sub> exceeds the values shown.
  - 5 Assumes that t<sub>BCD</sub> < t<sub>BCD</sub> (Max.).
  - 6 Measured with a load circuit equivalent to 2TTL loads and 100 pF.
  - 7 Operation within the t<sub>RCD</sub> (Max.) limit insures that t<sub>RAC</sub> (Max.) can be met. t<sub>RCD</sub> (Max.) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (Max.) limit, then access time is controlled exclusively by t<sub>CAC</sub>.

#### **READ CYCLE TIMING**



#### WRITE CYCLE TIMING

(EARLY WRITE)



#### **RAS ONLY REFRESH TIMING**

(CAS: VIH, WE & DIN: Don't care)



## **PAGE MODE READ CYCLE**



#### **PAGE MODE WRITE CYCLE**



#### **HIDDEN REFRESH**



#### **FUNCTIONAL DESCRIPTION**

#### Address Inputs:

A total of eighteen binary input address bits are required to decode any 1 of 262144 storage cell locations within the MSC2304. Nine rowaddress bits are established on the input pins  $(A_0 \sim A_0)$  and latched with the Row Address Strobe (RAS). The Nine column-address bits are established on the input pins and latched with the Column Address Strobe (CAS). All input addresses must be stable on or before the falling edge of RAS, CAS is internally inhibited (or "gated") by RAS to permit triggering of CAS as soon as the Row Address Hold Time (tRAH) specification has been satisfied and the address inputs have been changed from row-addresses to column-addresses.

#### Write Enable:

The read mode or write mode is selected with the WE input. A logic high (1) on WE dictates read mode; logic low (0) dictates write mode. Data input is disabled when read mode is selected.

#### **Data Input:**

Data is written into the MSC2304 during a write. The last falling edge of  $\overline{WE}$  or  $\overline{CAS}$  is a strobe for the Data In  $(D_{IN})$  register. In a write cycle, if  $\overline{WE}$  is brought low (write mode) before  $\overline{CAS}$ ,  $D_{IN}$  is strobed by  $\overline{CAS}$ , and the set-up and hold times are referenced to  $\overline{CAS}$ .

#### **Data Output:**

The output buffer is three-state TTL compatible with a fan-out of two standard TTL loads. Data-out is the same polarity as data-in. The output is in a high impedance state until  $\overline{\text{CAS}}$  is

brought low. In a read cycle, the output is valid after t<sub>RAC</sub> from transition of <del>RAS</del> when t<sub>RCD</sub> (Max.) is satisfied, or after t<sub>CAC</sub> from transition of <del>CAS</del> when the transition occurs after t<sub>RCD</sub> (Max.). Data remain valid until <del>CAS</del> is returned to a high level. In a write cycle the identical sequence occurs, but data is not valid.

#### Page Mode:

Page-mode operation permits strobing the row-address into the MSC2304 while maintaining RAS at a logic low (0) throughout all successive memory operations in which the row-address doesn't change. Thus the power dissipated by the negative going edge of RAS is saved. Further, access and cycle times are decreased because the time normally required to strobe a new row-address is eliminated.

#### Refresh:

Refresh of the dynamic memory cells is accomplished by performing a memory cycle at each of the 256 row-addresses ( $A_0 \sim A_7$ ) at least every four milliseconds. During refresh, either  $V_{IL}$  or  $V_{IH}$  is permitted for  $A_8$ .  $\overline{RAS}$  only refresh avoids any output during refresh because the output buffer is in the high impedance state unless  $\overline{CAS}$  is brought low. Strobing each of 256 row-addresses with  $\overline{RAS}$  will cause all bits in each row to be refreshed. Further  $\overline{RAS}$ -only refresh results in a substantial reduction in power dissipation.

#### **Hidden Refresh:**

RAS ONLY REFRESH CYCLE may take place while maintaining valid output data. This feature is referred to as Hidden Refresh.

Hidden Refresh is performed by holding  $\overline{\text{CAS}}$  as  $V_{II}$  from a previous memory read cycle.



## MSC2304YS8/KS8 (SIP/SIM) DERATING CURVE

