

### FEATURES

- 44 hr. min., 125°C burn-in plus industrial screening for greater reliability (see Figure 6 for processing description)
- -40°C to 85°C temperature range
- □ Two speeds
  - 2.5 MHz MKI3880(P)-70 (Z80 CPU)
  - 4.0 MHz MKI3880(P)-74 (Z80A CPU)

### DESCRIPTION

The Mostek Z80 family of components is a significant advancement in the state-of-art of microcomputers. These components can be configured with any type of standard semiconductor memory to generate computer systems with an extremely wide range of capabilities. For example, as few as two LSI circuits and three standard TTL MSI packages can be combined to form a simple controller. With additional memory and I/O devices, a computer can be constructed with capabilities that only a minicomputer could deliver previously. This wide range of computational power allows standard modules to be constructed by a user that can satisfy the requirements of an extremely wide range of applications.

The CPU is the heart of the system. Its function is to obtain instructions from the memory and perform the desired operations. The memory is used to contain instructions and, in most cases, data that is to be processed. For example, a typical instruction sequence may be to read data from a

- Single 5-Volt supply and single-phase clock required
- Software compatible with 8080A CPU
- Complete development and OEM system product support
- □ Military MKB version available (-55°C/125°C)
- Typical power 625 mW

specific peripheral device, store it in a location in memory, check the parity, and write it out to another peripheral device. Note that the Mostek component set includes the CPU and various general purpose I/O device controllers, as well as a wide range of memory devices. Thus, all required components can be connected together in a very simple manner with virtually no other external logic. The user's effort then becomes primarily one of the software development. That is, the user can concentrate on describing his problem and translating it into a series of instructions that can be loaded into the microcomputer memory. Mostek is dedicated to making this step of software generation as simple as possible. A good example of this is our assembly language in which a simple mnemonic is used to represent every instruction that the CPU can perform. This language is self-documenting in such a way that from the mnemonic the user can understand exactly what the instruction is doing without constantly checking back to a complex cross listing. Please refer to the Z80 Data Book for extensive Z80 operation documentation.



### **ABSOLUTE MAXIMUM RATINGS\***

| Temperature Under Bias                    | 40°C to +85°C           |
|-------------------------------------------|-------------------------|
| Storage Temperature                       | 65°C to +150°C          |
| Voltage on Any Pin with Respect to Ground | $\ldots$ -0.3 V to +7 V |
| Power Dissipation                         | 1.5 W                   |

\*Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other condition above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **RECOMMENDED DC OPERATING CONDITIONS**

(T<sub>A</sub> = -40°C to 85°C, V<sub>CC</sub> = 5 V  $\pm$  5% unless otherwise specified)

| SYM                  | PARAMETER                                   | MIN               | ТҮР | MAX                 | UNITS | TEST CONDITIONS |
|----------------------|---------------------------------------------|-------------------|-----|---------------------|-------|-----------------|
| V <sub>ILC</sub>     | Clock Input Low Voltage                     | -0.3              |     | 0.8                 | V     |                 |
| VIHC                 | Clock Input High Voltage                    | V <sub>CC</sub> 6 |     | V <sub>cc</sub> +.3 | v     | 8               |
| V <sub>IL</sub>      | Input Low Voltage                           | -0.3              |     | 0.8                 | v     |                 |
| V <sub>IH</sub>      | Input High Voltage<br>All inputs except NMI | 2.4               |     | V <sub>cc</sub>     | V     |                 |
| V <sub>IH(NMI)</sub> | Input High Voltage (NMI)                    | 2.7               |     | V <sub>cc</sub>     | v     |                 |

### **DC ELECTRICAL CHARACTERISTICS**

(T\_A = -40°C to 85°C, V\_{CC} = 5 V  $\pm$  5% unless otherwise specified)

| SYM             | PARAMETER                                    | MIN | ТҮР | MAX | UNITS | TEST CONDITIONS                       |
|-----------------|----------------------------------------------|-----|-----|-----|-------|---------------------------------------|
| V <sub>OL</sub> | Output Low Voltage                           |     |     | 0.4 | V     | I <sub>OL</sub> = 1.8mA               |
| V <sub>он</sub> | Output High Voltage                          | 2.4 |     |     | v     | I <sub>OH</sub> = -250 μA             |
| Icc             | Power Supply Current                         |     |     | 200 | mA    |                                       |
| I <sub>LI</sub> | Input Leakage Current                        |     |     | ±10 | μA    | $V_{IN} = 0$ to $V_{CC}$              |
| ILOH            | Tri-State Output Leakage<br>Current in Float |     |     | 10  | μΑ    | $V_{OUT}$ = 2.4 to $V_{CC}$           |
| ILOL            | Tri-State Output Leakage<br>Current in Float |     |     | -10 | μΑ    | V <sub>OUT</sub> = 0.4V               |
| ILD             | Data Bus Leakage Current<br>In Input Mode    |     |     | ±10 | μΑ    | 0 < V <sub>IN</sub> < V <sub>CC</sub> |

### AC ELECTRICAL CHARACTERISTICS

MKI3880(P)-70 Z80-CPU ( $T_A = -40^{\circ}$ C to 85°C,  $V_{CC} = +5$  V, ±5%, Unless Otherwise Noted)

| SIGNAL            | SYM                                                                              | PARAMETER                                                                                                            | MIN              | MAX                       | UNIT                         | TEST CONDITIONS       |
|-------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------|---------------------------|------------------------------|-----------------------|
| φ                 | t <sub>c</sub><br>t <sub>w</sub> (ΦΗ)<br>t <sub>w</sub> (ΦL)<br>t <sub>r</sub> f | Clock Period<br>Clock Pulse Width, Clock High<br>Clock Pulse Width, Clock Low<br>Clock Rise and Fall Time            | .4<br>180<br>180 | [12]<br>(D)<br>2000<br>30 | μsec<br>nsec<br>nsec<br>nsec |                       |
|                   | t <sub>D(AD)</sub><br>t <sub>F(AD)</sub><br>t <sub>acm</sub>                     | Address Output Delay<br>Delay to Float<br>Address Stable Prior to MREQ<br>(Memory Cycle)                             | [1]              | 145<br>110                | nsec<br>nsec<br>nsec         | C <sub>L</sub> = 50pF |
| A <sub>0-15</sub> | t <sub>aci</sub>                                                                 | Address Stable Prior to IORO, RD or<br>WR (I/O Cycle)                                                                | [2]              |                           | nsec                         |                       |
|                   | t <sub>ca</sub>                                                                  | Address Stable From RD, WR, IORQ<br>or MREQ                                                                          | [3]              | {                         | nsec                         | Except T3-M1          |
|                   | t <sub>caf</sub>                                                                 | Address Stable From RD or WR<br>During Float                                                                         | [4]              |                           | nsec                         |                       |
|                   | t <sub>D(D)</sub><br>t <sub>F(D)</sub><br>t <sub>SΦ(D)</sub>                     | Data Output Delay<br>Delay to Float During Write Cycle<br>Data Setup Time to Rising Edge of<br>Clock During M1 Cycle | 50               | 250<br>90                 | nsec<br>nsec<br>nsec         |                       |
| D <sub>0-7</sub>  | <sup>t</sup> S∓(D)                                                               | Data Setup Time to Falling Edge at<br>Clock During M2 to M5                                                          | 60               |                           | nsec                         | C <sub>L</sub> = 50pF |
|                   | t <sub>dcm</sub>                                                                 | Data Stable Prior to WR (Memory Cycle)                                                                               | [5]              |                           | nsec                         |                       |
|                   | t <sub>dci</sub><br>t <sub>cdf</sub><br>t <sub>H</sub>                           | Data Stable Prior to WR (I/O Cycle)<br>Data Stable From WR<br>Input Hold Time                                        | [6]<br>[7]<br>O  |                           | nsec<br>nsec<br>nsec         |                       |
|                   | tDLo(MR)                                                                         | MREQ Delay From Falling Edge of                                                                                      | 1                | 100                       | nsec                         |                       |
| MREQ              | t <sub>DHΦ(MR)</sub>                                                             | MREQ Delay From Rising Edge of<br>Clock, MREQ High                                                                   |                  | 100                       | nsec                         |                       |
|                   | t <sub>DH</sub> \$(MR)                                                           | MREQ Delay From Falling Edge of<br>Clock, MREQ High                                                                  |                  | 100                       | nsec                         | C <sub>L</sub> = 50pF |
|                   | t <sub>w(MRL)</sub><br>t <sub>w(MRH)</sub>                                       | Pulse Width, MREO Low<br>Pulse Width, MREO High                                                                      | [8]<br>[9]       |                           | nsec<br>nsec                 |                       |
|                   | <sup>t</sup> DLΦ(IR)                                                             | IORQ Delay From Rising Edge of<br>Clock, IORQ Low                                                                    |                  | 90                        | nsec                         |                       |
| IORO              | <sup>t</sup> DL∓(IR)                                                             | IORQ Delay From Falling Edge of<br>Clock, IORQ Low                                                                   |                  | 110                       | nsec                         | C <sub>L</sub> = 50pF |
|                   | t <sub>DHΦ(IR)</sub>                                                             | IORO Delay From Rising Edge of<br>Clock, IORO High                                                                   |                  | 100                       | nsec                         |                       |
|                   | t <sub>DH</sub> €(IR)                                                            | IORQ Delay From Falling Edge of<br>Clock, IORQ High                                                                  |                  | 110                       | nsec                         |                       |
|                   | t <sub>DL</sub> (RD)                                                             | RD Delay From Rising Edge of Clock,                                                                                  |                  | 100                       | nsec                         |                       |
| RD                | t <sub>DL</sub> (RD)                                                             | RD Delay From Falling Edge of Clock,                                                                                 |                  | 130                       | nsec                         | C <sub>L</sub> = 50pF |
|                   | t <sub>DHΦ(RD)</sub>                                                             | RD Delay From Rising Edge of Clock,                                                                                  |                  | 100                       | nsec                         |                       |
|                   | <sup>t</sup> DH⊕(RD)                                                             | RD Delay From Falling Edge of Clock,<br>RD High                                                                      |                  | 110                       | nsec                         |                       |

#### AC ELECTRICAL CHARACTERISTICS (Cont.)

(T<sub>A</sub> = -40°C to 85°C, V<sub>CC</sub> = +5 V,  $\pm$  5%, unless otherwise noted)

| SIGNAL | SYM                   | PARAMETER                                             | MIN  | MAX | UNIT | TEST CONDITIONS       |
|--------|-----------------------|-------------------------------------------------------|------|-----|------|-----------------------|
|        | t <sub>DLΦ</sub> (WR) | WR Delay From Rising Edge of Clock,<br>WR Low         |      | 80  | nsec |                       |
| WR     |                       | WR Delay From Falling Edge of Clock,<br>WR Low        |      | 90  | nsec | C <sub>L</sub> = 50pF |
|        | <sup>t</sup> DHΦ(WR)  | WR Delay From Falling Edge of Clock,<br>WR High       |      | 100 | nsec |                       |
|        | tw(WRL)               | Pulse Width, WR Low                                   | [10] |     | nsec |                       |
| MI     | t <sub>DL(M1)</sub>   | M1 Delay From Rising Edge of Clock<br>M1 Low          |      | 130 | nsec | C <sub>1</sub> = 50pF |
|        | t <sub>DH(M1)</sub>   | M1 Delay From Rising Edge of Clock,<br>M1 High        |      | 130 | nsec | 2                     |
| RFSH   | t <sub>DL(RF)</sub>   | RFSH Delay From Rising Edge of Clock,                 |      | 180 | nsec | C. = 30pF             |
|        | t <sub>DH(RF)</sub>   | RFSH Delay From Rising Edge of Clock<br>RFSH High     |      | 150 | nsec |                       |
| WAIT   | t <sub>S(WT)</sub>    | WAIT Setup Time to Falling Edge of<br>Clock           | 70   |     | nsec |                       |
| HALT   | t <sub>D(HT)</sub>    | HALT Delay Time From Falling Edge<br>of Clock         |      | 300 | nsec | C <sub>L</sub> = 50pF |
| ÎNT    | t <sub>s(IT)</sub>    | INT Setup Time to Rising Edge of Clock                | 80   |     | nsec |                       |
| NMI    | tw(NML)               | Pulse Width, NMI Low                                  | 80   |     | nsec |                       |
| BUSRO  | t <sub>s(BQ)</sub>    | BUSRO Setup Time to Rising Edge of<br>Clock           | 80   |     | nsec |                       |
| BUSAK  | t <sub>DL(BA)</sub>   | BUSAK Delay From Rising Edge of                       |      | 120 | nsec | C. = 50pF             |
|        | t <sub>DH(BA)</sub>   | BUSAK Delay From Falling Edge of<br>Clock, BUSAK High |      | 110 | nsec |                       |
| RESET  | t <sub>s(RS)</sub>    | RESET Setup Time to Rising Edge of<br>Clock           | 90   |     | nsec |                       |
|        | t <sub>F(C)</sub>     | Delay to/from Float (MREQ, IORQ,<br>RD and WRI)       |      | 80  | nsec |                       |
|        | t <sub>mr</sub>       | M1 Stable Prior to IORQ (Interrupt Ack.)              | [11] |     | nsec |                       |

#### NOTES:

A. Data should be enabled onto the CPU data bus when RD is active. During interrupt acknowledge data should be enabled when M1 and IORQ are both active.

B. The RESET signal must be active for a minimum of 3 clock cycles.

C. Output Delay vs. Load Capacitance

 $T_A = 85^{\circ}C V_{CC} = 5V \pm 5\%$ 

Add 10 nsec delay for each 50pF increase in load up to a maximum of 200pF for the data bus and 100pF for address and control lines.

D. Although static by design, testing guarantees  $t_W$  (\PhiH) of 200  $\mu sec$  maximum. t<sub>acm</sub> = t<sub>w</sub> (ΦH) + t<sub>f</sub> -75 111

[2]

- $t_{aci} = t_c -80$  $t_{ca} = t_W (\Phi L) + t_r -40$  $t_{caf} = t_W (\Phi L) + t_r -60$ [3]
- [4]
- [5] t<sub>dcm</sub> = t<sub>c</sub> -210

[6] 
$$t_{dci} = t_W (\Phi L) + t_r - 210$$

7] 
$$t_{cdf} = t_{w} (\Phi L) + tr -80$$

- $t_{cdf} = t_{w} (\Psi L) + t_{f}$  $t_{w} (MRL) = t_{c} -40$  $t_{w} (MRH) = t_{w} (\Phi H) + t_{f} -70$ (8) [9]
- [10]
- $t_W(WR) = t_c -40$

[11]  $t_{mr} = 2t_c + t_w (\Phi H) + t_f -80$ [12]  $t_c = t_w (\Phi H) + t_w (\Phi L) + t_r + t_f$ 



## AC ELECTRICAL CHARACTERISTICS

MKI3880(P)-74 Z80A-CPU ( $T_A = -40^{\circ}$ C to 85°C,  $V_{CC} = +5V$ , ±5%, Unless Otherwise Noted)

| SIGNAL            | SYM                                              | PARAMETER                                                                     | MIN               | MAX                 | UNIT                 | TEST CONDITIONS       |
|-------------------|--------------------------------------------------|-------------------------------------------------------------------------------|-------------------|---------------------|----------------------|-----------------------|
| Φ                 | t <sub>c</sub><br>t <sub>w</sub> (ΦH)<br>t. (ΦL) | Clock Period<br>Clock Pulse Width, Clock High<br>Clock Pulse Width, Clock Low | .25<br>110<br>110 | [12]<br>(D)<br>2000 | µsec<br>nsec<br>nsec |                       |
|                   | t <sub>r</sub> ,f                                | Clock Rise and Fall Time                                                      |                   | 30                  | nsec                 |                       |
|                   | t <sub>D(AD)</sub>                               | Address Output Delay                                                          |                   | 110                 | nsec                 |                       |
|                   | t <sub>F(AD)</sub><br>t <sub>acm</sub>           | Address Stable Prior to MREQ                                                  | [1]               | 90                  | nsec                 | C <sub>L</sub> = 50pF |
| A <sub>0-15</sub> | t <sub>aci</sub>                                 | Address Stable Prior to IORO, RD or<br>WR (I/O Cycle)                         | [2]               |                     | nsec                 |                       |
|                   | t <sub>ca</sub>                                  | Address Stable From RD, WR, IORQ<br>or MREQ                                   | [3]               |                     | nsec                 | Except T3-M1          |
|                   | t <sub>caf</sub>                                 | Address Stable From RD or WR<br>During Float                                  | [4]               |                     | nsec                 |                       |
|                   | <sup>t</sup> D(D)                                | Data Output Delay                                                             |                   | 170                 | nsec                 |                       |
| ļ                 |                                                  | Delay to Float During Write Cycle<br>Data Setup Time to Rising Edge of        | 35                | 90                  | nsec                 |                       |
| ļ                 | *SΦ(D)                                           | Clock During M1 Cycle                                                         |                   |                     |                      |                       |
| D <sub>0-7</sub>  | tS⊕(D)                                           | Data Setup Time to Falling Edge at<br>Clock During M2 to M5                   | 50                |                     | nsec                 | C <sub>L</sub> = 50pF |
|                   | t <sub>dcm</sub>                                 | Data Stable Prior to WR (Memory<br>Cycle)                                     | [5]               |                     | nsec                 |                       |
|                   | t <sub>dci</sub>                                 | Data Stable Prior to WR (I/O Cycle)                                           | [6]               |                     | nsec                 |                       |
|                   | t <sub>cdf</sub>                                 | Input Hold Time                                                               | 0                 |                     | nsec                 |                       |
|                   |                                                  | MREQ Delay From Falling Edge of                                               | 20                | 85                  | nsec                 |                       |
| MREQ              | t <sub>DHΦ(MR)</sub>                             | MREQ Delay From Rising Edge of<br>Clock, MREQ High                            |                   | 85                  | nsec                 |                       |
|                   | <sup>t</sup> DH⊕(MR)                             | MREQ Delay From Falling Edge of<br>Clock, MREQ High                           |                   | 85                  | nsec                 | C <sub>L</sub> = 50pF |
|                   | tw(MRL)                                          | Pulse Width, MREQ Low                                                         | [8]               |                     | nsec                 |                       |
|                   | tw(MRH)                                          | Pulse Width, MREQ High                                                        | [9]               |                     | nsec                 |                       |
|                   | t <sub>DLΦ</sub> (IR)                            | IORQ Delay From Rising Edge of<br>Clock, IORQ Low                             |                   | 75                  | nsec                 |                       |
| IORQ              | <sup>t</sup> DL∳(IR)                             | IORQ Delay From Falling Edge of<br>Clock, IORQ Low                            |                   | 85                  | nsec                 | C <sub>L</sub> = 50pF |
|                   | t <sub>DH</sub> ∓(IR)                            | IORQ Delay From Rising Edge of<br>Clock, IORQ High                            |                   | 85                  | nsec                 |                       |
|                   | t <sub>DHΦ(IR)</sub>                             | IORQ Delay From Falling Edge of<br>Clock, IORQ High                           |                   | 85                  | nsec                 |                       |
| - C P             | t <sub>DLΦ(RD)</sub>                             | RD Delay From Rising Edge of Clock,<br>RD Low                                 |                   | 85                  | nsec                 |                       |
| RD                | tDL&(RD)                                         | RD Delay From Falling Edge of Clock,<br>RD Low                                |                   | 95                  | nsec                 | C <sub>L</sub> = 50pF |
|                   | tDH4(RD)                                         | RD Delay From Rising Edge of Clock,<br>RD High                                |                   | 85                  | nsec                 |                       |
|                   | t <sub>DH</sub> @(RD)                            | RD Delay From Falling Edge of Clock,<br>RD High                               |                   | 85                  | nsec                 |                       |

### AC ELECTRICAL CHARACTERISTICS (Cont.)

(T<sub>A</sub> = -40°C to 85°C, V<sub>CC</sub> = +5 V,  $\pm$  5%, unless otherwise noted)

| SIGNAL | SYM                  | PARAMETER                                             | MIN  | МАХ | UNIT | TEST CONDITIONS              |
|--------|----------------------|-------------------------------------------------------|------|-----|------|------------------------------|
|        | t <sub>DL</sub> (WR) | WR Delay From Rising Edge of Clock,<br>WR Low         |      | 65  | nsec |                              |
| WR     | t <sub>DL</sub> (WR) | WR Delay From Falling Edge of Clock,<br>WR Low        |      | 80  | nsec | C <sub>L</sub> = 50pF        |
|        | t <sub>DHΦ(WR)</sub> | WR Delay From Falling Edge of Clock,<br>WR High       |      | 80  | nsec |                              |
|        | tw(WRL)              | Pulse Width, WR Low                                   | [10] |     | nsec |                              |
| M1     | t <sub>DL(M1)</sub>  | M1 Delay From Rising Edge of Clock<br>M1 Low          |      | 100 | nsec | C <sub>1</sub> = 50pF        |
|        | t <sub>DH(M1)</sub>  | M1 Delay From Rising Edge of Clock,<br>M1 High        |      | 100 | nsec |                              |
| RFSH   | t <sub>DL(RF)</sub>  | RFSH Delay From Rising Edge of Clock,                 |      | 130 | nsec | $C_{\rm c} = 50 \rm pF$      |
|        | t <sub>DH(RF)</sub>  | RFSH Delay From Rising Edge of Clock<br>RFSH High     |      | 120 | nsec |                              |
| WAIT   | t <sub>S(WT)</sub>   | WAIT Setup Time to Falling Edge of<br>Clock           | 70   |     | nsec |                              |
| HALT   | t <sub>D(HT)</sub>   | HALT Delay Time From Falling Edge<br>of Clock         |      | 300 | nsec | C <sub>L</sub> = 50pF        |
| INT    | t <sub>s(IT)</sub>   | INT Setup Time to Rising Edge of Clock                | 80   |     | nsec |                              |
| NMI    | tw(NML)              | Pulse Width, NMI Low                                  | 80   |     | nsec |                              |
| BUSRO  | t <sub>s(BQ)</sub>   | BUSRO Setup Time to Rising Edge of Clock              | 50   |     | nsec |                              |
| BUSAK  | t <sub>DL(BA)</sub>  | BUSAK Delay From Rising Edge of                       |      | 100 | nsec | $C_{\rm c} = 50 \mathrm{pF}$ |
|        | t <sub>DH(BA)</sub>  | BUSAK Delay From Falling Edge of<br>Clock, BUSAK High |      | 100 | nsec |                              |
| RESET  | t <sub>s(RS)</sub>   | RESET Setup Time to Rising Edge of<br>Clock           | 60   |     | nsec |                              |
|        | t <sub>F(C)</sub>    | Delay to/From Float (MREQ, IORQ, RD and WR)           |      | 80  | nsec |                              |
|        | t <sub>mr</sub>      | M1 Stable Prior to IORQ (Interrupt Ack.)              | [11] |     | nsec |                              |

#### NOTES:

A. Data should be enabled onto the CPU data bus when RD is active. During interrupt acknowledge data should be enabled when M1 and IORQ are both active.

B. The RESET signal must be active for a minimum of 3 clock cycles.

C. Output Delay vs. Load Capacitance  $T_A = 85^{\circ}C V_{CC} = 5V \pm 5\%$ 

Add 10 nsec delay for each 50pF increase in load up to a maximum of 200pF for the data bus and 100pF for address and control lines.

D. Although static by design, testing guarantees  $t_{\rm W}$  (ΦH) of 200  $\mu sec$  maximum. [1]

- [2]
- $t_{acm} = t_w (\Phi H) + t_f -65$  $t_{aci} = t_c -70$  $t_{ca} = t_w (\Phi L) + t_f -50$ [3]
- [4]  $t_{caf} = t_W (\Phi L) + t_r - 45$ (C)

$$t_{dci} = t_{w} (\Phi L) + t_{r} - 170$$

- [7]  $t_{cdf} = t_{W} (\Phi L) + t_{r} -70$  $t_{W} (MRL) = t_{c} -30$
- [8]
- $t_{W}$  (MRH) =  $t_{W}$  ( $\Phi$ H) +  $t_{f}$  -40 [9]

 $t_W (\overline{WR}) = t_C - 30$ [10] in n  $t_{mr} = 2t_c + t_w (\Phi H) + t_f - 65$ 

[12] 
$$t_c = t_w (\Phi H) + t_w (\Phi L) + t_r + t_f$$



XIV-16

### CAPACITANCE

 $T_{\Delta} = 25^{\circ}C$ , f = 1 MHz

| SYM              | PARAMETER          | MAX | UNIT | TEST CONDITIONS    |
|------------------|--------------------|-----|------|--------------------|
| СФ               | Clock Capacitance  | 35  | pF   | Unmeasured Pins    |
| C <sub>IN</sub>  | Input Capacitance  | 5   | pF   | Returned to Ground |
| С <sub>ОUT</sub> | Output Capacitance | 10  | pF   |                    |

"0"

.8 V

.....

CLOCK

### **AC TIMING DIAGRAM**

# Figure 5

Timing measurements are made at the following voltages, unless otherwise specified.



### MKI INDUSTRIAL HI-REL SCREENING Figure 6

|                             | Screen                                                                                         | MIL-STD 883 Method                                                                                                                                                                                        | Reqmt.                                                 |
|-----------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| Package Assembly            | Die Inspect<br>Pre-Seal Inspect                                                                | 75X Mostek Spec.<br>30X-60X Mostek Spec.                                                                                                                                                                  | 100%<br>100%                                           |
| Environmental               | Temperature Cycle<br>Centrifuge<br>Fine Leak<br>Gross Leak                                     | 1010 Cond. C, 5 Cycles<br>2001 Cond. D, 20Kg Y <sub>1</sub><br>1014 Cond. B, 1 X 10 <sup>-7</sup> atm cc/sec<br>Mostek Spec.                                                                              | 100%<br>100%<br>100%<br>100%                           |
| Electrical                  | Electrical Screens                                                                             | 5005 Grp. A electrical sub-groups, testing condi-<br>tions and limits which guarantee ac, dc and<br>functional performance over the full<br>temperature range.                                            | 100%                                                   |
| Voltage Stress (DRAMs only) | 1                                                                                              | 1015 Cond. D, 10 hrs. min., 125°C                                                                                                                                                                         | 100%                                                   |
| Burn-in                     |                                                                                                | 1015 Cond. D, 44 hrs. min., 125°C                                                                                                                                                                         | 100%                                                   |
| QA Acceptance               | Hermeticity<br>Electrical Tests<br>Visual/Mechanical<br>Solderability<br>Pre-shipment Inspect. | Fine and gross leak samples<br>5005 Grp. A sample testing to guarantee<br>performance to data sheet over full temp. range.<br>Visual tests to guarantee marking, construction<br>and mechanical integrity | .25% AQL<br>.4% AQL<br>.65% AQL<br>LTPD 10<br>.65% AQL |