# **MOS 4-Digit Counter/Display Decoder**

# MOSTEK

#### **FUNCTIONAL DIAGRAM** 7 SEGMENT OUTPUTS TRUE/ \* COMPLEMENT OCONTROL INPUT BUFFERS & GATING BUFFFRS & GATING ORIANKING INPUT SEGMENT & BCD ROM LEADING ZERO BLANKING O DECIMAL POINT INPUT CONTROL OSCILLATOR O DECIMAL POINT \* MULTIPLEXER DIGIT SELECT COUNTER O 100 DIGIT SELECT OUTPUT (LSD) -0 101 DIGIT SELECT OUTPUT -0 102 DIGIT SELECT OUTPUT SCAN INPUT O BUFFERS AND DECODER → 103 DIGIT SELECT OUTPUT (MSD) TRANSFER LATCH LATCH LATCH LATCH OVERFLOW LATCH OUTPUT \* OSCILLATOR COUNT INPUT O CIRCUITS ÷ 10 | ÷ 10 COUNT EXTEND OUTPUT ÷ 10 RESET O F G B \*\* not available on MK 5005 P \* not available on MK 5007 P SEGMENT IDENTIFICATION

Special Products

# **GENERAL DESCRIPTION**

The MK 5002/5/7 P is an ion-implanted, P-channel MOS four-decade synchronous counter with latches, multiplexing circuits, and a read-only memory programmed for seven-segment outputs and BCD outputs. In addition, many on-chip control circuits provide flexibility of use with a minimum of external components.

The MK 5002/5/7 P provides a means of counting up to 9999, transferring the count into latches without interrupting the counting operation, and supplying the latched information to the outputs one decade at a time. Scanning is controlled by the Scan Input which increments a one-of-four counter on its negative edge, thereby scanning the latches from MSD (Most Significant Digit) to LSD (Least Significant Digit).

Low threshold voltages for input DTL/TTL compatibility are achieved through Mostek's ion-implantation process. Enhancement mode, as well as depletion-mode, devices are fabricated on the chip, allowing it to operate from a single +5V power supply. Depletion-mode technology also allows the entire circuit to operate on less than 25 mW of power.

The functional diagram shows all options available on the MK 5002 P MOS/LSI. Other members of this family which are different pin-outs of this same chip are the MK 5005 P and MK 5007 P. The MK 5005 P is supplied in a 24 pin package and does not include the BCD outputs. The MK 5007 P is supplied in a 16 pin package. (See the pin diagrams for these members of the counter/display decoder family.)

# TRUTH TABLES

| INPL                           | JT TRUTH TABLE                                       |
|--------------------------------|------------------------------------------------------|
| Input                          | Logic Condition to Activate                          |
| Count                          | Negative Edge                                        |
| Reset                          | 0                                                    |
| Transfer                       | 0                                                    |
| Scan                           | l (Negative Edge increments<br>Digit Select Counter) |
| True/Complement                | l = True Data<br>O = Complementary Data              |
| Decimal Point                  | 0                                                    |
| Blanking                       | 0                                                    |
| Decimal Point<br>Left or Right | l = Left<br>O = Right                                |

| 7-SEGMENT & BCD OUTPUTS<br>TRUTH TABLE |                           |                 |   |   |   |   |       |   |     |    |    |     |  |
|----------------------------------------|---------------------------|-----------------|---|---|---|---|-------|---|-----|----|----|-----|--|
|                                        |                           | DISPLAY SEGMENT |   |   |   |   | BCD — |   |     |    |    |     |  |
| Digit                                  | Scan                      | a               | ь | с | d | e | f     | g | MSB | 22 | 21 | LSB |  |
| 0                                      | 1                         | 0               | 0 | 0 | 0 | 0 | 0     | 1 | 1   | 1  | 1  | 1   |  |
| 1                                      | 1                         | 1               | 0 | 0 | 1 | 1 | 1     | 1 | 1   | 1  | 1  | 0   |  |
| 2                                      | 1                         | 0               | 0 | 1 | 0 | 0 | 1     | 0 | ı   | 1  | 0  | 1   |  |
| 3                                      | ı                         | 0               | 0 | 0 | 0 | 1 | 1     | 0 | 1   | 1  | 0  | 0   |  |
| 4                                      | 1                         | ו               | 0 | 0 | 1 | 1 | 0     | 0 | 1   | 0  | 1  | 1   |  |
| 5                                      | 1                         | 0               | 1 | 0 | 0 | 1 | 0     | 0 | 1   | 0  | 1  | 0   |  |
| 6                                      | ı                         | 0               | 1 | 0 | 0 | 0 | 0     | 0 | 1   | 0  | 0  | 1   |  |
| 7                                      | ı                         | 0               | 0 | 0 | 1 | 1 | 1     | 1 | 1   | 0  | 0  | 0   |  |
| 8                                      | 1                         | 0               | 0 | 0 | 0 | 0 | 0     | 0 | 0   | 1  | 1  | 1   |  |
| 9                                      | 1                         | 0               | 0 | 0 | 0 | 1 | 0     | 0 | 0   | 1  | 1  | 0   |  |
| X                                      | 0                         | 1               | 1 | 1 | 1 | 1 | 1     | 1 | 1   | 1  | 1  | 1   |  |
|                                        | True/Complement = Logic 1 |                 |   |   |   |   |       |   |     |    |    |     |  |

| TRUTH TABLE, OTHER OUTPUTS |                        |                                                                                                                                                           |  |  |  |  |  |
|----------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Output                     | True<br>Logic<br>State | Time of Occurrence                                                                                                                                        |  |  |  |  |  |
| Digit<br>Select<br>Outputs | 1                      | One-of-four, following Scan Input<br>rising edge; all off when Scan In-<br>put is low.                                                                    |  |  |  |  |  |
| Overflow<br>Latch          | 0                      | Occurs on the 10,000 <sup>th</sup> Count Input following a reset. Remains true until an external reset is accomplished.                                   |  |  |  |  |  |
| Count<br>Extend            | 1                      | Occurs each time the counter state attains 9,999 count. Remains true only until the next Count Input or Reset occurs (when the counter returns to 0,000). |  |  |  |  |  |

# RECOMMENDED OPERATING CONDITIONS

|     | PARAMETER                   | MIN             | ТҮР | MAX   | UNITS | NOTES |
|-----|-----------------------------|-----------------|-----|-------|-------|-------|
| TA  | Operating Temperature Range | 0               |     | 75    | °C    |       |
| Vss | Supply Voltage              | 4.5             |     | 7.5   | v     | 1, 2  |
| VGG | Supply Voltage              | v <sub>DD</sub> |     | -13.2 | v     | 1, 2  |

# **ELECTRICAL CHARACTERISTICS**

(V<sub>ss</sub> = +5V  $\pm$  5%; V<sub>GG</sub> = V<sub>DD</sub> = 0 V; 0° C  $\leq$  T<sub>A</sub>  $\leq$  70° C unless otherwise noted)

|                         |                  | PARAMETER                          |                                                                          | MIN                       | ТҮР             | MAX                  | UNITS                   | NOTES                                                                 |
|-------------------------|------------------|------------------------------------|--------------------------------------------------------------------------|---------------------------|-----------------|----------------------|-------------------------|-----------------------------------------------------------------------|
|                         | VIL              | Input Voltage, Logic O             | (Low)                                                                    |                           | V <sub>DD</sub> | V <sub>DD</sub> +0.8 | v                       |                                                                       |
|                         | V <sub>IH</sub>  | Input Voltage, Logic 1             | (High)                                                                   | V <sub>SS</sub> -1        | VSS             | V <sub>SS</sub> +0.3 | l v                     | 3                                                                     |
|                         | ISS              | Supply Current, V <sub>SS</sub>    |                                                                          |                           | 2.5             | 5.0                  | mA                      | 4,Inputs open                                                         |
|                         | IGG              | Supply Current, V <sub>GG</sub>    |                                                                          | 0.2                       | 0.5             | mA                   | V <sub>GG</sub> =-12V   |                                                                       |
| ISTICS                  | Cin              | Input Capacitance                  |                                                                          |                           | 3               | 10                   | pF                      | T <sub>A</sub> = 25°C; f = 1MHz;<br>V <sub>IN</sub> = V <sub>SS</sub> |
| CHARACTERISTICS         | IIL              | Input Current, Logic 0             | , Count Input<br>Scan Input<br>Decimal Point Input<br>Other Logic Inputs |                           |                 | 1.6<br>1.6<br>1.0    | mA<br>mA<br>μΑ<br>mA    | 5<br>5                                                                |
| D. C.                   | IOL              | Output Current, Logic              | 0.5                                                                      |                           |                 | mA                   | 6,V <sub>GG</sub> =-12V |                                                                       |
| Δ.                      | IOH              | Output Current, Logic              | 1                                                                        | 0.5                       |                 |                      | mA                      | 6,V <sub>GG</sub> =-12V                                               |
|                         | V <sub>OL</sub>  | Output Voltage, Logic              | 0                                                                        | *                         |                 | V <sub>DD</sub> +0.2 | v                       | 4                                                                     |
|                         | V <sub>ОН</sub>  | Output Voltage, Logic              | 1                                                                        | V <sub>SS</sub> -0.2      |                 |                      | V                       | 4                                                                     |
|                         | f <sub>CI</sub>  | Count Input Frequency              |                                                                          | DC                        |                 | 250                  | KHz                     |                                                                       |
|                         | fSI              | Scan Input Frequency               | DC                                                                       |                           | 50              | KHz                  |                         |                                                                       |
|                         | t <sub>RD</sub>  | Reset to Any Output De             |                                                                          |                           | 15              | su                   |                         |                                                                       |
| RISTICS                 | t <sub>PW</sub>  | Logic O Pulse Width,               | Reset Input<br>Count Input<br>Scan Input<br>Transfer Input               | 1.0<br>1.0<br>10.0<br>2.5 |                 |                      | µs<br>µs<br>µs<br>µs    |                                                                       |
| HARACT                  | t <sub>PH</sub>  | Logic 1 Time                       | Count Input<br>Scan Input                                                | 3.0<br>10.0               |                 |                      | μs<br>su,               |                                                                       |
| DYNAMIC CHARACTERISTICS | t <sub>SD</sub>  | Scan to Output Disable             | Time<br>Digit Select Outputs<br>All Data Outputs                         |                           |                 | 15<br>15             | µs<br>عبر               | 7 7                                                                   |
| ۵                       | t <sub>SE</sub>  | Scan to Output Enable <sup>7</sup> | Time<br>Digit Select Outputs<br>All Data Outputs                         |                           |                 | 15<br>15             | suر<br>suر              | 8<br>8                                                                |
|                         | <sup>t</sup> CE  | Count Input to Count Ex            |                                                                          |                           | 15              | μs                   | 9                       |                                                                       |
|                         | t <sub>OF</sub>  | Count Input to Overflow            | v Delay (On)                                                             |                           |                 | 15                   | μs                      | 9                                                                     |
|                         | t <sub>ROF</sub> | Reset Input to Overflow            | Delay (Off)                                                              |                           |                 | 5                    | μs                      |                                                                       |

NOTES:

V<sub>DD</sub> = 0 V
 V<sub>SS</sub>/V<sub>GG</sub> differential no more than 25 V.
 Internal pull-up resistors (approx 10 K 0hm) are provided at all inputs other than Count Input, Scan Input, & Decimal Point Input.
 V<sub>GG</sub> = -12V ± 10%. Outputs open.
 Measurement made at Y<sub>1</sub> = V<sub>DD</sub> + 0.4 V. This condition is sufficient to represent a logic 0 and hold off or override the internal oscillators. Input.
 Delay measured from the negative edge of the Scan Input.
 Delay measured from the negative edge of the Count Input.
 Delay measured from the negative edge of the Count Input.

#### **DESCRIPTION OF OPERATION**

(Further information on the operation of Mostek's family of 4-digit Counter/Decoders may be found in the MK 5002 P Application Report.)

#### COUNTER LOGIC & TIMING

The Decade counters are synchronously incremented on the negative edge of the  $\overline{\text{Count Input}}$ . The internal oscillator on this input may be overridden by an external signal source or may be allowed to oscillate at a frequency set by a single capacitor tied to this input from the  $V_{SS}$  or  $V_{DD}$  supply. In systems with considerable noise, better oscillator stability exists when the capacitor is tied to  $V_{SS}$ .

#### SCAN CONTROL LOGIC & TIMING

The Digit Select Counter is incremented by a negative edge on the Scan Input. During the time the Scan Input is at O, the 7-segment and Digit Select outputs are forced off and the complement BCD outputs are forced to logic 1. (See Truth Tables.) This remains until the Scan Input returns to logic 1.

The Digit Select Counter is a one-of-four counter, scanning from MSD (Most Significant Digit) to LSD (Least Significant Digit), enabling one quad latch output at a time, and presenting a logic 1 to the corresponding Digit Select output.

The internal oscillator on this input may be overridden by an external signal source or may be allowed to oscillate at a frequency set by a single capacitor tied to this input from the  $V_{SS}$  or  $V_{DD}$  supply. In systems with considerable noise, better oscillator stability exists when the capacitor is tied to  $V_{SS}$ .

#### TRANSFER LOGIC & TIMING

While the Transfer input is a logic 0, data in the decade counters is transferred to the static storage latches. This input may be left at 0 for a continuous transfer-and-display mode, or may be pulsed periodically to store only on command.

Termination of a transfer command occurs internally when the input is taken to a logic 1 and the next Count Input negative edge occurs. This allows asynchronous Count and Transfer operation since the transfer is terminated prior to incrementing the counters. This means that a Count Input negative edge must follow a Transfer command before a Reset is applied to prevent transfer of invalid data. An external Reset Command must be delayed at least one Count Input negative edge following a Transfer. External transfer should terminate at least 1  $\mu$ s prior to this Count negative edge and Reset should occur no sooner than 1  $\mu$ s following that edge.

#### RESET CONTROL

The decade counters are reset to 0,000 when the Reset Input is at logic 0. The Reset Input at logic 0 also forces the Scan to the MSD output and resets the Overflow Latch output to a logic 1 (if previously latched to a logic 0). It maintains this condition as long as the logic 0 is present at the Reset Input and overrides all other associated inputs. As indicated previously, the decade counters should not be reset until a transfer has been terminated.

Since the Reset Input resets the Scan Counter to MSD the scan rate must be much faster than the reset rate to allow the lesser significant digits to be enabled. Therefore, F<sub>Scan</sub>, must be much greater than four times F<sub>Reset</sub>

Ideally, the Reset pulse should also be made narrow, to prevent its duration from causing the MSD to be ON much longer than the other digits and thus appear to be brighter.

#### LEADING ZERO BLANKING

At the start of each MSD to LSD scan, blanking of leading zeros occurs until the first non-zero number occurs in the display or the Decimal Point Input is clocked. Any number following will be displayed. Leading zero blanking does not affect the BCD outputs or the LSD in the display which is displayed even if zero. The LSD output resets the blanking circuitry to begin blanking zeros in the next scan cycle.

The Decimal Point Input pin should be brought to logic 0 at the time the character is enabled that contains the decimal point. The first non-zero number or the Decimal Point Input signal in the scan cycle puts the blanking circuitry in the unblanking mode. If the Reset In (forces the Scan Counter to the MSD) occurs when the circuit is in the unblanked mode the first complete MSD to LSD scan will be done in the unblanked mode. This could result in a dimly displayed leading zero. A simple solution to this problem would be to force the Blanking Input low during a reset and release it only after an LSD has occurred.

Leading zero blanking may be inhibited by wiring the Decimal Point Input to ground. The MK 5007 P does not have a pin for Decimal Point Input and therefore does not have leading zero blanking.

#### OTHER INPUTS

The Blanking Input at logic 0 forces the 7-segment outputs to the off-state and the BCD to the equivalent of the number zero. This condition is maintained on a DC basis as long as the Blanking Input is 0. The Digit Select outputs continue to operate at the scan rate as described.

A True/Complement control inverts both BCD and 7-segment outputs when at logic 0. Depending upon the display used, combinations of the Blanking Input and True/Complement Control can be chosen to give a lamp test.

The Decimal Point Left or Right control allows the use of displays with the decimal point physically located on the left or right of the numeral. Logic 1 is decimal-point-right. In the right mode, even though the Decimal point input is clocked, unblanking is delayed until the following digit is enabled.

#### **OUTPUTS**

All output buffers on the MK 5002 family are push-pull. A negative power supply terminal,  ${\rm V_{GG_{\ast}}}$  is provided to increase the drive capabilities of these output buffers. Since the  ${\rm V_{GG}}$  supply is connected only to these output buffers, it has no effect on any other device characteristics.

Output characteristics are covered in the MK 5002 Application Report which illustrates the effects of V<sub>GG</sub> with current to be expected at various output voltages.

The outputs are designed to drive directly to the base of common-emitter transistors, so that output voltage is clamped or maintained at a potential where the MK 5002 P is able to sink or source its greater amount of current.



### PIN CONNECTIONS

The MK 5002/5/7P is available in a 28-pin dual-in-line package, a 24-pin dual-in-line package, and a 16-pin dual-in-line package. Only the 28-pin package contains all available functions.

#### MK 5002 P



#### ☐ 24 Vss Vcc 23 100 DIGIT SELECT OUTPUT (LSD) TRANSFER INPUT 722 101 DIGIT SELECT OUTPUT RESET IN 3 721 102 DIGIT SELECT OUTPUT COUNT INPUT 4 20 103 DIGIT SELECT OUTPUT (MSD) COUNT EXTEND 5 C OVERFLOW LATCH 19 "A" SEG. 6 DECIMAL POINT IN \_\_\_\_18 ''B'' SEG DECIMAL POINT · 8 [ □17 "C" SEG LEFT OR RIGHT 7-SEGMENT OUTPUTS BLANKING INPUT ☐ 16 "D" SEG. 9 [ SCAN INPUT 10 15 "E" SEG TRUE/COMPLEMENT>11 714 "F" SEG

MK 5005 P

CONTROL

Voo 12

## MK 5007 P

13 "G" SEG.



#### PHYSICAL DESCRIPTIONS





\*Suffix N