

# **Power Management Unit for Advanced Application Processor**

Check for Samples: LP3970

# **FEATURES**

- **Compatible with Advanced Applications Processors Requiring Dynamic Voltage** Management (DVM)
- **Two Buck Regulator for Powering High Current Processor Functions or Peripheral Devices**
- **Eleven LDO's for Powering Internal Processor** Functions and I/O's
- **Backup Battery Charger with Automatic** Switching for Lithium and Lithium-Manganese **Coin Cell Batteries**
- I<sup>2</sup>C Compatible High Speed Serial Interface
- Software Control of Regulator Functions and • Settings
- **Thermal Overload Protection**
- **Current Overload Protection**
- Tiny 48-Pin WQFN Package

# APPLICATIONS

- **PDA Phones** •
- **Smart Phones**
- Personal Media Players •
- **Digital Cameras**

# **KEY SPECIFICATIONS**

- **Buck Regulators** 
  - Programmable V<sub>OUT</sub> from 0.8 to 3.3V
  - Up to 95% efficiency
  - 650 mA output current
  - ±3% output voltage accuracy
- LDO's
  - Programmable V<sub>OUT</sub> of 1.5-3.3V \_
  - ±3% output voltage accuracy
  - 50 mA to 300 mA output current
  - 100 mV dropout

# DESCRIPTION

The LP3970 is a multi-function, programmable Power Management Unit, designed especially for advanced application processors. The LP3970 is optimized for low power handheld PMU applications and provides 11 low dropout, low noise linear regulators, two DC/DC magnetic buck regulators, a back-up battery charger and 4 GPO's. A high speed serial interface is included to program individual regulator output voltages as well as on/off control.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

TEXAS INSTRUMENTS

SNVS348F-JANUARY 2005-REVISED AUGUST 2007

www.ti.com

### Simplified Application Circuit



# **Connection Diagrams and Package Mark Information**







SNVS348F-JANUARY 2005-REVISED AUGUST 2007

# Table 1. Default VOUT Coding

| Y | Default V <sub>OUT</sub> |
|---|--------------------------|
| 1 | 1.8                      |
| 2 | 2.5                      |
| 3 | 2.8                      |
| 4 | 3.0                      |
| 5 | 3.3                      |

# PIN DESCRIPTIONS<sup>(1)</sup>

| Pin # | Name                             | I/O | Туре | Description                                                                                                                                                   |
|-------|----------------------------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | V <sub>OUT</sub> 9               | 0   | Р    | LDO 9 output                                                                                                                                                  |
| 2     | AGND 2,4,9                       | G   | G    | Ground pin LDO's 2,4,9                                                                                                                                        |
| 3     | nVDD_FLT                         | 0   | D    | Regulator fault output                                                                                                                                        |
| 4     | SYS_EN                           | I   | D    | High voltage domain power enable                                                                                                                              |
| 5     | PWR_EN                           | I   | D    | Low voltage domain power enable                                                                                                                               |
| 6     | V <sub>OUT</sub> 2               | 0   | А    | LDO 2 output                                                                                                                                                  |
| 7     | V <sub>IN</sub> 2                | I   | Р    | Input power terminal to LDO 2                                                                                                                                 |
| 8     | V <sub>IN</sub> 7                | I   | Р    | Input power terminal to LDO 7                                                                                                                                 |
| 9     | V <sub>OUT</sub> 7               | 0   | Р    | LDO 7 Output                                                                                                                                                  |
| 10    | V <sub>BIAS</sub> Cap LDO 7      | I   | A    | Voltage reference bypass output. Only connect a 0.01 $\mu F$ ceramic capacitor from V <sub>REF</sub> to GND within 0.2 in. (5 mm) of the V <sub>REF</sub> pin |
| 11    | V <sub>OUT</sub> 1               | 0   | Р    | LDO 1 output                                                                                                                                                  |
| 12    | V <sub>IN</sub> 1                | I   | Р    | Input power terminal to LDO 1                                                                                                                                 |
| 13    | AGND (LDO 1,7,8,RTC)             | G   | G    | Ground pin LDO's 1, 7, 8, RTC                                                                                                                                 |
| 14    | nRSTO                            | 0   | D    | Output to applications processor from PMU                                                                                                                     |
| 15    | nRSTI                            | I   | D    | Input to PMU                                                                                                                                                  |
| 16    | nBAT_FLT                         | 0   | D    | Battery fault output                                                                                                                                          |
| 17    | V <sub>IN</sub> BU_Batt          | I   | Р    | Back-up battery positive connection                                                                                                                           |
| 18    | V <sub>OUT</sub> RTC             | 0   | Р    | RTC LDO output                                                                                                                                                |
| 19    | V <sub>IN</sub> 8, RTC, VBAT_MON | I   | Р    | Input power terminal to LDO's 8, RTC, battery monitor                                                                                                         |
| 20    | V <sub>OUT</sub> 8               | 0   | Р    | LDO 8 output                                                                                                                                                  |
| 21    | V <sub>BIAS</sub> Cap LDO8       | I   | A    | Voltage reference bypass output. Only connect a 0.01 $\mu F$ ceramic capacitor from $V_{REF}$ to AGND within 0.2 in. (5 mm) of the $V_{REF}$ pin              |
| 22    | V <sub>OUT</sub> 3               | 0   | Р    | LDO 3 output                                                                                                                                                  |
| 23    | V <sub>IN</sub> 3,10             | I   | Р    | Input power terminal to LDO's 3 & 10                                                                                                                          |
| 24    | V <sub>OUT</sub> 10              | 0   | Р    | LDO 10 output                                                                                                                                                 |
| 25    | AGND 3,5,6,10                    | G   | G    | Ground pin LDO's 3, 5, 6, 10                                                                                                                                  |
| 26    | GPO1                             | 0   | D    | General purpose CMOS output                                                                                                                                   |
| 27    | GPO2                             | 0   | D    | General purpose CMOS output                                                                                                                                   |
| 28    | V <sub>OUT</sub> 5               | 0   | Р    | LDO 5 Output                                                                                                                                                  |
| 29    | V <sub>IN</sub> 5, 6             | I   | Р    | Input power terminal to LDO's. 5 & 6                                                                                                                          |
| 30    | V <sub>OUT</sub> 6               | 0   | Р    | LDO 6 output                                                                                                                                                  |
| 31    | GPO3                             | 0   | D    | General purpose CMOS Output                                                                                                                                   |
| 32    | GPO4                             | 0   | D    | General purpose CMOS Output                                                                                                                                   |
| 33    | BGND                             | G   | G    | Ground for buck isolation                                                                                                                                     |

(1) A: Analog Pin I: Input Pin D: Digital Pin

I/O: Input/Output Pin G: Ground Pin

O: Output Pin P: Power Pin

Copyright © 2005–2007, Texas Instruments Incorporated



www.ti.com

| PIN DESCRIPTIONS <sup>(1)</sup> (continued) |                      |     |      |                                                                    |  |  |
|---------------------------------------------|----------------------|-----|------|--------------------------------------------------------------------|--|--|
| Pin #                                       | Name                 | I/O | Туре | Description                                                        |  |  |
| 34                                          | FB1                  | I   | А    | Feedback/V <sub>OUT</sub> Buck 1                                   |  |  |
| 35                                          | SYNC                 | I   | D    | System clock input for buck converters synchronization in PWM mode |  |  |
| 36                                          | FB2                  | I   | А    | Feedback/V <sub>OUT</sub> Buck 2                                   |  |  |
| 37                                          | V <sub>IN</sub> B2   | I   | Р    | Input power terminal to buck 2                                     |  |  |
| 38                                          | SW2                  | 0   | Р    | Output switch pin buck 2                                           |  |  |
| 39                                          | PGND B2              | G   | G    | NMOS power ground pin buck 2                                       |  |  |
| 40                                          | GND B1 ,B2           | G   | G    | Circuit ground SW1 and SW2                                         |  |  |
| 41                                          | PGND B1              | G   | G    | NMOS power ground pin buck 1                                       |  |  |
| 42                                          | SW1                  | 0   | Р    | Output switch pin buck 1                                           |  |  |
| 43                                          | V <sub>IN</sub> B1   | I   | Р    | Input power terminal to buck 1                                     |  |  |
| 44                                          | SDA                  | I/O | D    | Serial interface data input/output                                 |  |  |
| 45                                          | SCL                  | I   | D    | Serial interface clock input                                       |  |  |
| 46                                          | DGND                 | G   | G    | Digital ground pin.                                                |  |  |
| 47                                          | V <sub>OUT</sub> 4   | 0   | Р    | LDO 4 Output                                                       |  |  |
| 48                                          | V <sub>IN</sub> 4, 9 | I   | Р    | Input power terminal to LDO's 4 & 9                                |  |  |

# Applications Schematic Diagram





SNVS348F-JANUARY 2005-REVISED AUGUST 2007



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Absolute Maximum Ratings<sup>(1)(2)</sup>

| All Input                                                   | -0.3 to +6V    |
|-------------------------------------------------------------|----------------|
| GND to GND Slug                                             | ±0.3V          |
| Junction Temperature (T <sub>JMAX</sub> )                   | 150°C          |
| Storage Temperature                                         | −65°C to 150°C |
| Power Dissipation<br>( $T_A = 70^{\circ}C$ ) <sup>(3)</sup> | 3.2W           |
| θ <sub>JA</sub>                                             | 25°C/W         |
| Maximum Lead Temp (Soldering)                               | 260°C          |
| ESD Rating <sup>(4)</sup>                                   |                |
| Human Body Model                                            | 1.0 kV         |
| Machine Model                                               | 200V           |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (TA-MAX) is dependent on the maximum operating junction temperature (TJ-MAX-OP = 125°C), the maximum power dissipation of the device in the application (PD-MAX), and the junction-to ambient thermal resistance of the part/package in the application (θ<sub>JA</sub>), as given by the following equation: TA-MAX = TJ-MAX-OP - (θ<sub>JA</sub> x PD-MAX).

(4) The Human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. (JESD22-A114C) The machine model is a 200 pF capacitor discharged directly into each pin. (EAIJ)

# Operating Ratings <sup>(1)</sup>

| V <sub>IN</sub>                                      | 2.7 to 5.5V                   |
|------------------------------------------------------|-------------------------------|
| V <sub>EN</sub>                                      | 0 to (V <sub>IN</sub> + 0.3V) |
| Junction Temperature (T <sub>J</sub> )               | −40°C to 125°C                |
| Operating Temperature (T <sub>A</sub> )              | −40°C to 85°C                 |
| Maximum Power Dissipation<br>( $T_A = 70^{\circ}C$ ) | 2.2W                          |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

# **General Electrical Characteristics — Supply Specification LP3970**

Unless otherwise noted,  $V_{IN} = 3.6$ ,  $C_{IN} = 1.0 \ \mu\text{F}$ ,  $C_{OUT} = 0.47 \ \mu\text{F}$ ,  $C_{OUT} (V_{RTC}) = 1.0 \ \mu\text{F}$  ceramic,  $C_{BYP} = 0.1 \ \mu\text{F}$ . Typical values and limits appearing in normal type apply for  $T_J = 25^{\circ}\text{C}$ . Limits appearing in boldface type apply over the entire junction temperature range for operation,  $-40 \le T_J \le 125^{\circ}\text{C}$ . (<sup>1</sup>), <sup>(2)</sup>

| Supply  | Supply Type | Power Domain          |                | V <sub>OUT</sub> (Volts) |                    | IMAX                              |
|---------|-------------|-----------------------|----------------|--------------------------|--------------------|-----------------------------------|
|         |             |                       | Default<br>(V) | Range<br>(V)             | Resolution<br>(mV) | Maximum<br>Output Current<br>(mA) |
| LDO_RTC | Digital     | VBATT                 | 2.8            | Fixed                    | N/A                | 5                                 |
| LDO1    | Analog      | V <sub>CC</sub> _PLL  | 1.3            | Fixed                    | N/A                | 100                               |
| LDO2    | Digital     | V <sub>CC</sub> _SRAM | 1.1            | Fixed                    | N/A                | 100                               |
| LDO3    | Digital     | V <sub>CC</sub> _USB  | 2.8            | 1.5 to 3.4               | 100                | 150                               |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

(2) All limits guaranteed at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are production tested, guaranteed through statistical analysis or guaranteed by design. All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).



www.ti.com

# General Electrical Characteristics — Supply Specification LP3970 (continued)

Unless otherwise noted,  $V_{IN} = 3.6$ ,  $C_{IN} = 1.0 \ \mu\text{F}$ ,  $C_{OUT} = 0.47 \ \mu\text{F}$ ,  $C_{OUT} (V_{RTC}) = 1.0 \ \mu\text{F}$  ceramic,  $C_{BYP} = 0.1 \ \mu\text{F}$ . Typical values and limits appearing in normal type apply for  $T_J = 25^{\circ}\text{C}$ . Limits appearing in boldface type apply over the entire junction temperature range for operation,  $-40 \le T_J \le 125^{\circ}\text{C}$ . (<sup>1)</sup>, (<sup>2)</sup>

| Supply | Supply Type | Power Domain            |                | I <sub>MAX</sub> |                    |                                   |
|--------|-------------|-------------------------|----------------|------------------|--------------------|-----------------------------------|
|        |             |                         | Default<br>(V) | Range<br>(V)     | Resolution<br>(mV) | Maximum<br>Output Current<br>(mA) |
| LDO4   | Digital     | V <sub>CC</sub> _IO     |                | 1.5 to 3.4       | 100                | 150                               |
| LDO5   | Digital     | V <sub>CC</sub> _USIM   | 3.0            | 1.5 to 3.4       | 100                | 150                               |
| LDO6   | Digital     | V <sub>CC</sub> _BB/LCD | 2.8            | 1.5 to 3.4       | 100                | 50                                |
| LDO7   | Analog      | GP Analog               | 1.8            | Fixed            | N/A                | 100                               |
| LDO8   | Analog      | GP Analog               | 2.8            | 1.5 to 3.4       | 100                | 150                               |
| LDO9   | Digital     | GP Digital              | 2.8            | 1.5 to 3.4       | 100                | 300                               |
| LDO10  | Digital     | GP Digital              | 2.8            | 1.5 to 3.4       | 100                | 300                               |
| Buck 1 | Digital     | V <sub>CC</sub> _CORE   | 1.45           | 0.8 to 2.0       | 50                 | 650                               |
| Buck 2 | Digital     | V <sub>CC</sub> _MEM    |                | 1.8 to 3.3       | 100                | 650                               |

| Part Number | LDO4 Default<br>(V) | Buck 2 Default<br>(V) |
|-------------|---------------------|-----------------------|
| LP3970SQ-31 | 2.8                 | 1.8                   |
| LP3970SQ-35 | 2.8                 | 3.3                   |
| LP3970SQ-44 | 3.0                 | 3.0                   |
| LP3970SQ-45 | 3.0                 | 3.3                   |

# **RTC LDO**

Unless otherwise noted,  $V_{IN} = VBATT = 3.6V C_{IN} = 1.0 \mu F$ ,  $C_{OUT} (V_{RTC}) = 0.47 \mu F$  ceramic. Typical values and limits appearing in normal type apply for  $T_J = 25^{\circ}C$ . Limits appearing in **boldface** type apply over the entire junction temperature range for operation,  $-40 \le T_J \le 125^{\circ}C$ . (1)(2)

| Symbol                                | Parameter                     | Condition                                                              | Min       | Тур | Max       | Unit<br>s |
|---------------------------------------|-------------------------------|------------------------------------------------------------------------|-----------|-----|-----------|-----------|
| V <sub>OUT</sub>                      | Output Voltage, Fixed (Note1) | $V_{IN}$ Connected, $I_{LOAD} = 1 \text{ mA}$                          | 2.63<br>2 | 2.8 | 2.96<br>8 |           |
| ΔV <sub>OUT</sub>                     | Line Regulation               | $V_{IN} = (V_{OUT} + 0.3V)$ to 5.5V<br>Load Current = I <sub>MAX</sub> |           |     | 0.15      | %/V       |
|                                       | Load Regulation               | $V_{IN} = 3.6V$ ,<br>Load Current = 1 mA to $I_{MAX}$                  |           |     | 0.05      | %/m<br>A  |
| I <sub>MAX</sub>                      | Load Current                  | $V_{IN} = V_{OUT}$ +0.3 to 5.5V                                        |           |     | 5         | mA        |
| I <sub>SC</sub>                       | Short Circuit Current Limit   | V <sub>OUT</sub> = 0V                                                  |           | 35  |           | mA        |
| V <sub>IN</sub> -<br>V <sub>OUT</sub> | Dropout Voltage               | Load Current = $I_{MAX}$                                               |           | 220 | 375       | mV        |
| I <sub>Q</sub> _Max                   | Maximum Quiescent Current     | I <sub>OUT</sub> = 0 mA                                                |           | 40  |           | μA        |
| Co                                    | Output Capacitor              | Capacitance for Stability                                              | 0.7       | 1   |           | μF        |
|                                       |                               | ESR                                                                    | 5         |     | 500       | mΩ        |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

(2) All limits guaranteed at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are production tested, guaranteed through statistical analysis or guaranteed by design. All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).

(3) Dropout voltage is the input-to-output voltage difference at which the output voltage is 100 mV below its nominal value. Dropout specification does not apply to LDO 1,2,6,7.





www.ti.com

# **Common Performance Specifications LDO 1 to 10**

Unless otherwise noted,  $V_{IN} = 3.6V$ ,  $C_{IN} = 1.0 \ \mu\text{F}$ ,  $C_{OUT} = 0.47 \ \mu\text{F}$ ,  $C_{BYP} = 0.1 \ \mu\text{F}$ . Typical values and limits appearing in normal type apply for  $T_J = 25^{\circ}\text{C}$ . Limits appearing in **boldface** type apply over the entire junction temperature range for operation,  $-40 \le T_J \le 125^{\circ}\text{C}$ . (1)(2)

| Symbol                             | Parameter                                                       | Condition                                                                                     | Min        | Тур  | Max        | Unit<br>s |  |
|------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------|------|------------|-----------|--|
| V <sub>OUT</sub><br>Accuracy       | LDO 1 Output Voltage<br>Accuracy (Default V <sub>OUT</sub> )    | I <sub>LOAD</sub> = 1 mA                                                                      | 1.22<br>85 | 1.3  | 1.37<br>15 | V         |  |
|                                    | LDO 2 Output Voltage<br>Accuracy (Default V <sub>OUT</sub> )    | I <sub>LOAD</sub> = 1 mA                                                                      | 1.05<br>6  | 1.1  | 1.14<br>4  | V         |  |
|                                    | LDO 3-10 Output Voltage<br>Accuracy (Default V <sub>OUT</sub> ) | I <sub>LOAD</sub> = 1 mA                                                                      | -3         |      | +3         | %         |  |
| ΔV <sub>OUT</sub>                  | Line Regulation                                                 | $V_{IN}$ = (V <sub>OUT</sub> +0.3) to 5.5V,<br>Load Current = I <sub>MAX</sub> <sup>(3)</sup> |            |      | 0.15       | %/V       |  |
|                                    | Load Regulation LDO 1,2,7                                       | $V_{IN} = 3.6V$ ,<br>Load Current = 1 mA to $I_{MAX}$                                         |            |      | 0.01<br>5  |           |  |
|                                    | Load Regulation LDO 3,4,5,8                                     |                                                                                               |            |      | 0.01<br>1  | %/m<br>A  |  |
|                                    | Load Regulation LDO 6                                           |                                                                                               |            |      | 0.07<br>5  |           |  |
|                                    | Load Regulation LDO 9,10                                        |                                                                                               |            |      | 0.00<br>6  |           |  |
| I <sub>SC</sub>                    | Short Circuit Current Limit                                     | V <sub>OUT</sub> = 0V                                                                         |            | 400  |            | mA        |  |
| V <sub>IN</sub> - V <sub>OUT</sub> | Dropout Voltage                                                 | Load Current = 50 mA <sup>(4)</sup>                                                           |            |      | 150        | mV        |  |
| PSRR                               | Digital Supply Ripple Rejection                                 | f = 10 kHz, Load Current = I <sub>MAX</sub>                                                   |            | 45   |            | dB        |  |
| PSRR                               | Analog Supply Ripple Rejection                                  | f = 10 kHz, Load Current = I <sub>MAX</sub>                                                   |            | 60   |            | dB        |  |
| θn                                 | Analog Supply Output Noise Voltage                              | 10 Hz < F < 100 kHz                                                                           |            | 80   |            | uVrm<br>s |  |
| Analog                             | Quiescent Current "On"                                          | I <sub>OUT</sub> = 0 mA                                                                       |            | 40   | 80         |           |  |
| lq                                 |                                                                 | I <sub>OUT</sub> = I <sub>MAX</sub>                                                           |            | 60   | 130        | μA        |  |
|                                    | Quiescent Current "Off"                                         | EN is de-asserted                                                                             |            | 0.03 |            |           |  |
| Digital                            | Quiescent Current "On"                                          | I <sub>OUT</sub> = 0 mA                                                                       |            | 40   | 95         |           |  |
| l <sub>Q</sub>                     |                                                                 | I <sub>OUT</sub> = I <sub>MAX</sub>                                                           |            | 60   | 180        | μA        |  |
|                                    | Quiescent Current "Off"                                         | EN is de-asserted                                                                             |            | 0.03 |            |           |  |
| T <sub>ON</sub>                    | Turn On Time                                                    | Start up from Shut-down <sup>(5)</sup>                                                        |            |      | 300        | µsec      |  |
| T <sub>SD</sub>                    | Thermal Shutdown                                                | Temperature                                                                                   |            | 160  |            | •••       |  |
|                                    |                                                                 | Hysteresis                                                                                    |            | 20   |            | -0        |  |
| C <sub>OUT</sub>                   | Output Capacitance<br>LDO 1                                     | Capacitance for Stability                                                                     | 0.33       | 0.47 |            |           |  |
|                                    | Output Capacitance<br>LDO 2 - 10                                | Capacitance for Stability<br>°C $\leq$ T <sub>J</sub> $\leq$ 125°C                            | 0.33       | 0.47 |            | μF        |  |
|                                    |                                                                 | -40 ≤ T <sub>J</sub> ≤ 125°C                                                                  | 0.68       | 1    |            | 1         |  |
|                                    | Output Capacitor<br>LDO 1 - 10                                  | ESR                                                                                           | 5          |      | 500        |           |  |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

(2) All limits guaranteed at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are production tested, guaranteed through statistical analysis or guaranteed by design. All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).

(3) LDO 1,2,7 Line Regulation Specified as  $V_{IN} = 2.5V$  to 5.5V  $I_{LOAD} = I_{MAX}$ . Specification does not apply to LDO 1.

(4) Dropout voltage is the input-to-output voltage difference at which the output voltage is 100 mV below its nominal value. Dropout specification does not apply to LDO 1,2,6,7.

(5) C<sub>BYP</sub> not connected to LDO 7 & 8. Use of a C<sub>BYP</sub> capacitor will increase the LDO's start-up time.



### **Buck Converters SW1, SW2**

Unless otherwise noted,  $V_{IN} = VBATT = 3.6V C_{IN} = 10 \ \mu\text{F}$ ,  $C_{OUT} = 10 \ \mu\text{F}$ ,  $L_{OUT} = 2.2 \ \mu\text{H}$  Typical values and limits appearing in normal type apply for  $T_J = 25^{\circ}\text{C}$ . Limits appearing in **boldface** type apply over the entire junction temperature range for operation,  $-40 \le T_J \le 125^{\circ}\text{C}$ . (1)(2)

| Symbol                | Parameter                     | Condition                             | Min | Тур | Max | Units |
|-----------------------|-------------------------------|---------------------------------------|-----|-----|-----|-------|
| V <sub>OUT</sub>      | Output Voltage Accuracy       | Default V <sub>OUT</sub>              | 3   |     | 3   | %     |
| Eff                   | Efficiency                    | Load Current = 200 mA                 |     | 90  |     | %     |
| I <sub>SHDN</sub>     | Shutdown Supply Current       | EN is de-asserted                     |     | 0.1 |     | μA    |
|                       | Sync Mode Clock Frequency     | Synchronized from 13 MHz System Clock |     | 1.6 |     | MHz   |
| f <sub>OSC</sub>      | Internal Oscillator Frequency |                                       | 1.1 | 1.6 | 2.0 | MHz   |
| I <sub>PEAK</sub>     | Peak Switching Current Limit  | (Open Loop)                           |     | 850 |     | mA    |
| l <sub>Q</sub>        | Quiescent Current "On"        | No Load PFM Mode                      |     | 33  | 55  | μA    |
|                       |                               | No Load PWM Mode                      |     | 200 |     |       |
| R <sub>DSON</sub> (P) | Pin-Pin Resistance PFET       |                                       |     | 400 | 675 | mΩ    |
| R <sub>DSON</sub> (N) | Pin-Pin Resistance NFET       |                                       |     | 250 | 500 | mΩ    |
| T <sub>ON</sub>       | Turn On Time                  | Start up from Shut-down               |     | 500 |     | µsec  |
| T <sub>SD</sub>       | Thermal Shutdown              | Temperature                           |     | 150 |     | °C    |
|                       |                               | Hysteresis                            |     | 20  |     |       |
| C <sub>IN</sub>       | Input Capacitor               | Capacitance for Stability             | 10  |     |     | μF    |
| Co                    | Output Capacitor              | Capacitance for Stability             | 10  |     |     | μF    |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

(2) All limits guaranteed at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are production tested, guaranteed through statistical analysis or guaranteed by design. All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).

# **Back-Up Charger Electrical Characteristics**

Unless otherwise noted,  $V_{IN} = VBATT = 3.6V$ . Typical values and limits appearing in normal type apply for  $T_J = 25^{\circ}C$ . Limits appearing in **boldface** type apply over the entire junction temperature range for operation,  $-40 \le T_J \le 125^{\circ}C$ . <sup>(1)(2)</sup>, <sup>(3)</sup>

| Symbol           | Parameter                                         | Condition                                                                                                                                                                                  | Min | Тур | Max | Unit<br>s |
|------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----------|
| V <sub>IN</sub>  | Operational Voltage Range                         | Voltage at V <sub>IN</sub>                                                                                                                                                                 | 3.3 |     | 5.5 | V         |
| I <sub>OUT</sub> | Backup Battery Charging Current (Default Setting) | V <sub>IN</sub> = 3.6V, Backup_Bat = 2.5V, Backup Battery<br>Charger Enabled                                                                                                               |     | 500 |     | μA        |
| V <sub>OUT</sub> | Charger Termination Voltage                       | V <sub>IN</sub> = 5.5V Backup Battery Charger Enabled <sup>(4)</sup>                                                                                                                       | 2.8 | 3.0 | 3.2 | V         |
|                  | Backup Battery Charger Short Circuit<br>Current   | Backup_Bat = 0V, Backup Battery Charger<br>Enabled                                                                                                                                         |     | 9   |     | mA        |
| PSRR             | Power Supply Ripple Rejection Ratio               | $\begin{array}{l} I_{OUT} \leq 50 \ \mu\text{A}, \ V_{OUT} = 3.15 \text{V} \\ V_{OUT} + 0.4 \leq \text{VBATT} = V_{\text{IN}} \leq 5.5 \text{V} \\ \text{f} < 10 \ \text{kHz} \end{array}$ |     | 15  |     | dB        |
| l <sub>Q</sub>   | Quiescent Current                                 | Ι <sub>ΟUT</sub> < 50 μΑ                                                                                                                                                                   |     | 25  |     | μA        |
| C <sub>OUT</sub> | Output Capacitance                                | $0 \ \mu A \le I_{OUT} \le 100 \ \mu A$                                                                                                                                                    |     | 0.1 |     | μF        |
|                  | Output Capacitor ESR                              |                                                                                                                                                                                            | 5   |     | 500 | MΩ        |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

(2) All limits guaranteed at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are production tested, guaranteed through statistical analysis or guaranteed by design. All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).

(3) Back-up battery charging current is programmable via the I<sup>2</sup>C compatible interface. Refer to the Application Hints for more information.

(4) Test Condition: for Vout less than 2.5V, Vin = 3.6V; for Vout greater than or equal to 2.5V, VIN = Vout + 1V.



# Logic Inputs DC Operating Conditions

Logic input specifications applies to SYS\_EN, PWR\_EN and nRSTI.

| Symbol            | Parameter Condition      |  | Min | Тур  | Max | Unit |
|-------------------|--------------------------|--|-----|------|-----|------|
|                   |                          |  |     |      |     | S    |
| V <sub>IL</sub>   | Low Level Input Voltage  |  |     |      | 0.4 | V    |
| V <sub>IH</sub>   | High Level Input Voltage |  | 1.6 |      |     | V    |
| I <sub>LEAK</sub> | Input Leakage Current    |  |     | 0.01 |     | μA   |

### Logic Output DC Operating Conditions

| Symbol            | Parameter              | Condition | Min | Тур | Max | Unit<br>s |
|-------------------|------------------------|-----------|-----|-----|-----|-----------|
| V <sub>OL</sub>   | Output Low Level       |           |     |     | 0.4 | V         |
| V <sub>OH</sub>   | Output High Level      |           | 2.3 |     |     | V         |
| I <sub>LEAK</sub> | Output Leakage Current |           |     |     | +5  | μA        |

# **GPO Logic Output DC Operating Conditions**

The LP3970 contains four (4) general purpose CMOS outputs (GPO) connected to the  $V_{DD}$ -RTC. Each GPO can be set to high impendence (HiZ), logic high ( $V_{OH}$ ), or logic low ( $V_{OL}$ ) by using the serial interface. The default setting is HiZ

| Symbol          | Parameter                    | Condition            | Min | Тур | Max | Unit<br>s |
|-----------------|------------------------------|----------------------|-----|-----|-----|-----------|
| V <sub>OL</sub> | Output Low Level             |                      |     |     | 0.4 | V         |
| V <sub>OH</sub> | Output High Level            |                      | 2.1 |     |     | V         |
| V <sub>HZ</sub> | Logic Current in High Z Mode | $V_{IN} = V_{RTC}/2$ |     |     | 5   | μA        |

# nBATT\_FLT DC Operating Conditions

| Symbol            | Parameter                   | Condition                         | Min | Тур | Max | Unit<br>s |
|-------------------|-----------------------------|-----------------------------------|-----|-----|-----|-----------|
|                   | nBATT_FLT Default Voltage   |                                   |     | 2.8 |     |           |
|                   | nBATT_FLT Threshold Voltage | Programmable via serial data port | 2.5 |     | 3.5 | V         |
| V <sub>OL</sub>   | Output Low Level            |                                   |     |     | 0.4 | V         |
| V <sub>OH</sub>   | Output High Level           |                                   | 2.3 |     |     | V         |
| I <sub>LEAK</sub> | Input Leakage Current       |                                   |     |     | +5  | μA        |

# I<sup>2</sup>C Compatible Serial Interface Electrical Specifications

Unless otherwise noted,  $V_{IN} = 3.6V$ . Typical values and limits appearing in normal type apply for  $T_J = 25^{\circ}C$ . Limits appearing in <u>boldface</u> type apply over the entire junction temperature range for operation,  $-40^{\circ}C \le T_J \le 125^{\circ}C$ . (1)(2)(3)

| Symbol          | Parameter                | Condition       | Min         | Тур | Max                     | Units |
|-----------------|--------------------------|-----------------|-------------|-----|-------------------------|-------|
| VIL             | Low Level Input Voltage  |                 | -0.5        |     | 0.3<br>V <sub>RTC</sub> | V     |
| V <sub>IH</sub> | High Level Input Voltage |                 | 0.7V<br>RTC |     | V <sub>RTC</sub>        |       |
| V <sub>OL</sub> | Low Level Output Voltage |                 | 0           |     | 0.2<br>V <sub>TRC</sub> |       |
| I <sub>OL</sub> | Low Level Output Current | $V_{OL} = 0.4V$ | 3.0         |     |                         | mA    |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

(2) All limits guaranteed at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are production tested, guaranteed through statistical analysis or guaranteed by design. All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).

(3) Both  $I^2C$  compatible signals from the applications processor have alternate functions as GPIO's. Following cold-start power-on or a hard reset both signals default to GPIO's. An internal pull-down resistor on each signal prevents them from floating during reset or power-on events. The  $I^2C$  signals behave like open-drain outputs and require an external pull-up resistor on the system module in the 2 k $\Omega$  to 20 k $\Omega$  range. The  $I^2C$  signals from the processor are pulled low after power-up or reset.

Copyright © 2005–2007, Texas Instruments Incorporated



www.ti.com

# I<sup>2</sup>C Compatible Serial Interface Electrical Specifications (continued)

Unless otherwise noted,  $V_{IN} = 3.6V$ . Typical values and limits appearing in normal type apply for  $T_J = 25^{\circ}C$ . Limits appearing in boldface type apply over the entire junction temperature range for operation,  $-40^{\circ}C \le T_J \le 125^{\circ}C$ . (1)(2)(3)

| Symbol               | Parameter                                                                                                  | Condition | Min | Тур | Max | Units |
|----------------------|------------------------------------------------------------------------------------------------------------|-----------|-----|-----|-----|-------|
| FCLK                 | Clock Frequency                                                                                            |           |     |     | 400 | kHz   |
| t <sub>BF</sub>      | Bus-Free Time Between Start and Stop                                                                       |           | 1.3 |     |     | μs    |
| t <sub>HOLD</sub>    | Hold Time Repeated Start Condition                                                                         |           | 0.6 |     |     | μs    |
| t <sub>CLKLP</sub>   | CLK Low Period                                                                                             |           | 1.3 |     |     | μs    |
| t <sub>CLKHP</sub>   | CLK High Period                                                                                            |           | 0.3 |     |     | μs    |
| t <sub>SU</sub>      | Set Up Time Repeated Start Condition                                                                       |           | 0.6 |     |     | μs    |
| t <sub>DATAHLD</sub> | Data Hold Time                                                                                             |           | 0   |     |     | μs    |
| t <sub>CLKSU</sub>   | Data Set Up Time                                                                                           |           | 100 |     |     | μs    |
| T <sub>SU</sub>      | Set Up Time for Start Condition                                                                            |           | 0.6 |     |     | μs    |
| T <sub>TRANS</sub>   | Maximum Pulse Width of Spikes that Must<br>be Suppressed by the Input Filter of Both<br>DATA & CLK Signals |           |     | 50  |     | ns    |





SNVS348F-JANUARY 2005-REVISED AUGUST 2007







Figure 6.



**Enable Start-Up Time** 



Figure 5.



Typical Performance Characteristics — Buck Converter Characteristics

RDS(ON) (MΩ)

SNVS348F-JANUARY 2005-REVISED AUGUST 2007

www.ti.com

















Figure 13.



#### SNVS348F-JANUARY 2005-REVISED AUGUST 2007



0.5 mA





Start Up into PWM Mode (Output Current = 300 mA)

















# **BUCK CONVERTER OPERATION**

### **DEVICE INFORMATION**

The LP3970 includes two high efficiency step down DC-DC switching buck converters. Using a voltage mode architecture with synchronous rectification, the buck converters have the ability to deliver up to 600 mA depending on the input voltage, output voltage, ambient temperature and the inductor chosen.

There are three modes of operation depending on the current required - PWM, PFM, and shutdown. The device operates in PWM mode at load currents of approximately 80 mA or higher, having voltage tolerance of ±4% with 90% efficiency or better. Lighter load currents cause the device to automatically switch into PFM for reduced current consumption. Shutdown mode turns off the device, offering the lowest current consumption ( $I_{Q, SHUTDOWN} = 0.01 \ \mu A \ typ$ ).

Additional features include soft-start, under voltage protection, current overload protection, and thermal shutdown protection.

The part uses an internal reference voltage of 0.5V. It is recommended to keep the part in shutdown until the input voltage is 2.8V or higher.

### **CIRCUIT OPERATION**

The buck converters operates as follows. During the first portion of each switching cycle, the control block turns on the internal PFET switch. This allows current to flow from the input through the inductor to the output filter capacitor and load. The inductor limits the current to a ramp with a slope of  $(V_{IN}-V_{OUT})/L$ , by storing energy in a magnetic field.

During the second portion of each cycle, the controller turns the PFET switch off, blocking current flow from the input, and then turns the NFET synchronous rectifier on. The inductor draws current from ground through the NFET to the output filter capacitor and load, which ramps the inductor current down with a slope of -  $V_{OUT}/L$ .

The output filter stores charge when the inductor current is high, and releases it when inductor current is low, smoothing the voltage across the load.

The output voltage is regulated by modulating the PFET switch on time to control the average current sent to the load. The effect is identical to sending a duty-cycle modulated rectangular wave formed by the switch and synchronous rectifier at the SW pin to a low-pass filter formed by the inductor and output filter capacitor. The output voltage is equal to the average voltage at the SW pin.

### **PWM OPERATION**

During PWM operation the converter operates as a voltagemode controller with input voltage feed forward. This allows the converter to achieve good load and line regulation. The DC gain of the power stage is proportional to the input voltage. To eliminate this dependence, feed forward inversely proportional to the input voltage is introduced.

While in PWM (Pulse Width Modulation) mode, the output voltage is regulated by switching at a constant frequency and then modulating the energy per cycle to control power to the load. At the beginning of each clock cycle the PFET switch is turned on and the inductor current ramps up until the comparator trips and the control logic turns off the switch. The current limit comparator can also turn off the switch in case the current limit of the PFET is exceeded. Then the NFET switch is turned on and the inductor current ramps down. The next cycle is initiated by the clock turning off the NFET and turning on the PFET.





Figure 19. Typical PWM Operation

### **Internal Synchronous Rectification**

While in PWM mode, the converters uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop and associated power loss. Synchronous rectification provides a significant improvement in efficiency whenever the output voltage is relatively low compared to the voltage drop across an ordinary rectifier diode.

### **Current Limiting**

A current limit feature allows the converters to protect itself and external components during overload conditions. PWM mode implements current limiting using an internal comparator that trips at 850 mA (typ). If the output is shorted to ground the device enters a timed current limit mode where the NFET is turned on for a longer duration until the inductor current falls below a low threshold, ensuring inductor current has more time to decay, thereby preventing runaway.

### **PFM OPERATION**

At very light loads, the converter enters PFM mode and operates with reduced switching frequency and supply current to maintain high efficiency.

The part will automatically transition into PFM mode when either of two conditions occurs for a duration of 32 or more clock cycles:

- A: The inductor current becomes discontinuous.
- **B:** The peak PMOS switch current drops below the  $I_{MODE}$  level, (Typically  $I_{MODE} < 30 \text{ mA} + V_{IN}/42\Omega$ ).



Figure 20. Typical PFM Operation



During PFM operation, the converter positions the output voltage slightly higher than the nominal output voltage during PWM operation, allowing additional headroom for voltage drop during a load transient from light to heavy load. The PFM comparators sense the output voltage via the feedback pin and control the switching of the output FETs such that the output voltage ramps between ~0.6% and ~1.7% above the nominal PWM output voltage. If the output voltage is below the "high" PFM comparator threshold, the PMOS power switch is turned on. It remains on until the output voltage reaches the 'high' PFM threshold or the peak current exceeds the IPFM level set for PFM mode. The typical peak current in PFM mode is:  $I_{PEM} = 112 \text{ mA} + V_{IN}/27\Omega$ .

Once the PMOS power switch is turned off, the NMOS power switch is turned on until the inductor current ramps to zero. When the NMOS zero-current condition is detected, the NMOS power switch is turned off. If the output voltage is below the 'high' PFM comparator threshold (see Figure 21), the PMOS switch is again turned on and the cycle is repeated until the output reaches the desired level. Once the output reaches the 'high' PFM threshold, the NMOS switch is turned on briefly to ramp the inductor current to zero and then both output switches are turned off and the part enters an extremely low power mode. Quiescent supply current during this 'sleep' mode is 16  $\mu$ A (typ), which allows the part to achieve high efficiencies under extremely light load conditions. When the output drops below the 'low' PFM threshold, the cycle repeats to restore the output voltage (average voltage in PFM mode) to ~1.15% above the nominal PWM output voltage.

If the load current should increase during PFM mode (see Figure 21) causing the output voltage to fall below the 'low2' PFM threshold, the part will automatically transition into fixed-frequency PWM mode. When  $V_{IN} = 2.8V$  the part transitions from PWM to PFM mode at ~35 mA output current and from PFM to PWM mode at ~85 mA , when  $V_{IN} = 3.6V$ , PWM to PFM transition happens at ~50 mA and PFM to PWM transition happens at ~100 mA, when  $V_{IN} = 4.5V$ , PWM to PFM transition happens at ~65 mA and PFM to PWM transition happens at ~115 mA.



Figure 21. Operation in PFM Mode and Transfer to PWM Mode

### SHUTDOWN MODE

During shutdown the PFET switch, NFET switch, reference, control and bias circuitry of the converters are turned off. When the converter is enabled, EN, soft start is activated. It is recommended to disable the converter during the system power up and undervoltage conditions when the supply is less than 2.8V.

TEXAS INSTRUMENTS

www.ti.com

(1)

SNVS348F-JANUARY 2005-REVISED AUGUST 2007

### SOFT START

The buck converter has a soft-start circuit that limits in-rush current during start-up. During start-up the switch current limit is increased in steps. Soft start is activated only if EN goes from logic low to logic high after  $V_{IN}$  reaches 2.8V. Soft start is implemented by increasing switch current limit in steps of 70 mA, 140 mA, 280 mA and 1020 mA (typ. switch current limit). The start-up time thereby depends on the output capacitor and load current demanded at start-up. Typical start-up times with 22  $\mu$ F output capacitor and 300 mA load current is 400  $\mu$ s and with 1 mA load current its 275  $\mu$ s.

# LDO - LOW DROP OUT OPERATION

The buck converter can operate at 100% duty cycle (no switching, PMOS switch completely on) for low drop out support of the output voltage. In this way the output voltage will be controlled down to the lowest possible input voltage.

The minimum input voltage needed to support the output voltage is

 $V_{IN, MIN} = I_{LOAD} * (R_{DSON, PFET} + R_{INDUCTOR}) + V_{OUT}$ 

where

- I<sub>LOAD</sub>: Load Current
- R<sub>DSON. PFET</sub>: Drain to source resistance of PFET switch in the triode region
- R<sub>INDUCTOR</sub>: Inductor resistance

Signal Direction (x) Signal Definition Active State PWR\_EN Low voltage power enable High Input SYS\_EN High voltage power enable High Input PWR\_SCL Serial bus clock Clock Input PWR\_SDA Serial bus data Bidirectional nRSTI Forces an unconditional hardware reset Low Input nRSTO Forces an unconditional hardware reset Low Output nBATT\_FLT Indicates main battery removed or Low Output discharged Indicates one or more supplies are out of nVDD\_FLT Output I ow regulation

#### Table 2. Power Controller Interface Signals

**nRSTI** Forces an unconditional reset when activated from a momentary contact push button switch.

- **nRSTO** is an active-low signal from the PMU to the Applications processor that tells the processor to enter the hardware-reset state. nRSTO is asserted for a cold start power-on or if the reset button is pushed. The PMU must assert nRSTO for both events. nRSTO will remain asserted for a minimum of 50 ms.
- **PWR\_EN** is an active-high input to the PMU from the Applications processor that enables the low voltage power supplies (V<sub>CC</sub>\_CORE, V<sub>CC</sub>\_SRAM, and V<sub>CC</sub>\_PLL).
- **SYS\_EN** is an active-high input to the PMU from the Applications processor that enables the high voltage power supplies (V<sub>CC</sub>\_IO, V<sub>CC</sub>\_LCD, V<sub>CC</sub>\_MEM, V<sub>CC</sub>\_USIM, V<sub>CC</sub>\_BB, and V<sub>CC</sub>\_USB).
- **nVDD\_FLT** signals the Applications processor that one or more of it's enabled supplies are below the minimum regulation limit (supplies that are not enabled do not cause nVDD\_FLT assertion).

| PMU Output | Enable | Applications Input    | Supply Reference                                          |
|------------|--------|-----------------------|-----------------------------------------------------------|
| LDO_RTC    | None   | V <sub>CC</sub> _BAT  | Sleep-control subsystem. oscillators, and real-time clock |
| LDO1       | PWR_EN | V <sub>CC</sub> _PLL  | Phase locked loops                                        |
| LDO2       | PWR_EN | V <sub>CC</sub> _SRAM | Internal SRAM                                             |
| LDO3       | SYS_EN | V <sub>CC</sub> _USB  | Differential USB interface                                |
| LDO4       | SYS_EN | V <sub>CC</sub> _IO   | Peripheral input/output                                   |
| LDO5       | SYS_EN | V <sub>CC</sub> _USIM | USIM interface                                            |

#### **Table 3. Power Enables**



SNVS348F-JANUARY 2005-REVISED AUGUST 2007

| PMU Output | Enable | Applications Input      | Supply Reference                     |  |  |  |  |
|------------|--------|-------------------------|--------------------------------------|--|--|--|--|
| LDO6       | SYS_EN | V <sub>CC</sub> _BB/LCD | Baseband interface, LCD input/output |  |  |  |  |
| LDO7       | PWR_EN | Peripheral              | AUX1, GP Analog                      |  |  |  |  |
| LDO8       | SYS_EN | Peripheral              | AUX2, GP Analog                      |  |  |  |  |
| LDO9       | SYS_EN | Peripheral              | AUX3, GP Digital                     |  |  |  |  |
| LDO10      | SYS_EN | Peripheral              | AUX4, GP Digital                     |  |  |  |  |
| SW1        | PWR_EN | V <sub>CC</sub> _CORE   | CPU Core                             |  |  |  |  |
| SW2        | SYS_EN | V <sub>CC</sub> _MEM    | Memory controller input/output       |  |  |  |  |

Table 2 Dower Enables (continued)

# I<sup>2</sup>C Compatible Interface

# I<sup>2</sup>C DATA VALIDITY

The data on SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, state of the data line can only be changed when CLK is LOW.



# I<sup>2</sup>C START AND STOP CONDITIONS

START and STOP bits classify the beginning and the end of the I<sup>2</sup>C session. START condition is defined as SDA signal transitioning from HIGH to LOW while SCL line is HIGH. STOP condition is defined as the SDA transitioning from LOW to HIGH while SCL is HIGH. The I<sup>2</sup>C master always generates START and STOP bits. The I<sup>2</sup>C bus is considered to be busy after START condition and free after STOP condition. During data transmission, I<sup>2</sup>C master can generate repeated START conditions. First START and repeated START conditions are equivalent, function-wise.



# TRANSFERRING DATA

Every byte put on the SDA line must be eight bits long, with the most significant bit (MSB) being transferred first. The number of bytes that can be transmitted per transfer is unrestricted. Each byte of data has to be followed by an acknowledge bit. The acknowledge related clock pulse is generated by the master. The transmitter releases the SDA line (HIGH) during the acknowledge clock pulse. The receiver must pull down the SDA line during the 9th clock pulse, signifying an acknowledge. A receiver which has been addressed must generate an acknowledge after each byte has been received.

After the START condition, a chip address is sent by the  $I^2C$  master. This address is seven bits long followed by an eighth bit which is a data direction bit (R/W). The LP3970 address is 46h. For the eighth bit, a "0" indicates a WRITE and a "1" indicates a READ. The second byte selects the register to which the data will be written. The third byte contains data to write to the selected register.

Copyright © 2005–2007, Texas Instruments Incorporated





ack = acknowledge (SDA pulled down by either master or slave)

rs = repeated start

xx = 46h

However, if a READ function is to be accomplished, a WRITE function must precede the READ function, as shown in Figure 5.

Figure 22. I<sup>2</sup>C Write Cycle





| 1 0 0 0 0 1 1 0 R/W |  |
|---------------------|--|
|---------------------|--|





Numbers in parentheses indicate default setting. (0) bit is set to low state and(1) bit is set to high state. R/O –Read Only, All other bits are Read and Write.

| Addrs | Register                      | 7                     | 6                     | 5                         | 4                         | 3                         | 2                                   | 1                                   | 0                                   |
|-------|-------------------------------|-----------------------|-----------------------|---------------------------|---------------------------|---------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| 8h'0  | Enable 0                      | LDO8–EN<br>(1)        | LDO7–EN<br>(1)        | LDO6–EN<br>(1)            | LDO5–EN<br>(1)            | LDO4–EN<br>(1)            | LDO3–EN<br>(1)                      | LDO2–EN<br>(1)                      | LDO1_EN<br>(1)                      |
| 8h'01 | Enable 1                      | Not used<br>(0)       | Not used<br>(0)       | Not used<br>(0)           | Not used<br>(0)           | Buck2_EN<br>(1)           | Buck1_EN<br>(1)                     | LDO10_EN<br>(1)                     | LDO9_EN<br>(1)                      |
| 8h'02 | GPO<br>Control                | GPO4<br>nHZ EN<br>(0) | GPO4<br>EN<br>(0)     | GPO3<br>nHZ EN<br>(0)     | GPO3<br>EN<br>(0)         | GPO2<br>nHZ EN<br>(0)     | GPO2<br>EN<br>(0)                   | GPO1<br>nHZ EN<br>(0)               | GPO1<br>EN<br>(0)                   |
| 8h'03 | LDO3<br>Data<br>Code          | Not used<br>(0)       | Not used<br>(0)       | Not used<br>(0)           | V <sub>OUT</sub><br>(0)   | V <sub>OUT</sub><br>(1)   | V <sub>OUT</sub><br>(1)             | V <sub>OUT</sub><br>(0)             | V <sub>OUT</sub><br>(1)             |
| 8h'04 | LDO4<br>Data<br>Code          | Not used<br>(0)       | Not used<br>(0)       | Not used<br>(0)           | V <sub>OUT</sub><br>(0)   | V <sub>OUT</sub><br>(1)   | V <sub>OUT</sub><br>(1)             | V <sub>OUT</sub><br>(0)             | V <sub>OUT</sub><br>(1)             |
| 8h'05 | LDO5<br>Data<br>Code          | Not used<br>(0)       | Not used<br>(0)       | Not used<br>(0)           | V <sub>OUT</sub><br>(0)   | V <sub>OUT</sub><br>(1)   | V <sub>OUT</sub><br>(1)             | V <sub>OUT</sub><br>(1)             | V <sub>OUT</sub><br>(1)             |
| 8h'06 | LDO6<br>Data<br>Code          | Not used<br>(0)       | Not used<br>(0)       | Not used<br>(0)           | V <sub>OUT</sub><br>(0)   | V <sub>OUT</sub><br>(1)   | V <sub>OUT</sub><br>(1)             | V <sub>OUT</sub><br>(0)             | V <sub>OUT</sub><br>(1)             |
| 8h'08 | LDO8<br>Data<br>Code          | Not used<br>(0)       | Not used<br>(0)       | Not used<br>(0)           | V <sub>OUT</sub><br>(0)   | V <sub>OUT</sub><br>(1)   | V <sub>OUT</sub><br>(1)             | V <sub>ОUТ</sub><br>(0)             | V <sub>ОUT</sub><br>(1)             |
| 8h'09 | LDO9<br>Data<br>Code          | Not used<br>(0)       | Not used<br>(0)       | Not used<br>(0)           | V <sub>OUT</sub><br>(0)   | V <sub>OUT</sub><br>(1)   | V <sub>OUT</sub><br>(1)             | V <sub>ОUТ</sub><br>(0)             | V <sub>ОUТ</sub><br>(1)             |
| 8h'0A | LDO10<br>Data<br>Code         | Not used<br>(0)       | Not used<br>(0)       | Not used<br>(0)           | V <sub>OUT</sub><br>(0)   | V <sub>OUT</sub><br>(1)   | V <sub>OUT</sub><br>(1)             | V <sub>ОUТ</sub><br>(0)             | V <sub>ОUТ</sub><br>(1)             |
| 8h'0B | Buck1<br>Data<br>Code         | Not used<br>(0)       | Ext_clk<br>EN<br>(0)  | nStep_EN<br>(1)           | V <sub>OUT</sub><br>(0)   | V <sub>OUT</sub><br>(1)   | V <sub>OUT</sub><br>(1)             | V <sub>ОUТ</sub><br>(1)             | V <sub>ОUТ</sub><br>(0)             |
| 8h'0C | Buck2<br>Data<br>Code         | Not used<br>(0)       | Ext_clk<br>EN<br>(0)  | nStep_EN<br>(1)           | V <sub>OUT</sub><br>(0)   | V <sub>OUT</sub><br>(0)   | V <sub>OUT</sub><br>(0)             | V <sub>OUT</sub><br>(0)             | V <sub>ОUТ</sub><br>(1)             |
| 8h'0D | Back Up<br>Battery<br>Charger | nBU_Bat<br>EN<br>(0)  | nBat_FLT<br>EN<br>(0) | BAT_FLT<br>Voltage<br>(0) | BAT_FLT<br>Voltage<br>(1) | BAT_FLT<br>Voltage<br>(0) | nBU_Bat<br>Charger<br>Enable<br>(0) | BU_Bat<br>Charger<br>Current<br>(0) | BU_Bat<br>Charger<br>Current<br>(1) |

### Table 5. LP3970 Control and Data Codes

| Output Voltage Selection Codes |       |            |             |  |  |  |  |  |
|--------------------------------|-------|------------|-------------|--|--|--|--|--|
| Data Code                      | LDO's | Buck_1 (V) | Buck _2 (V) |  |  |  |  |  |
| 5h'00                          | 1.5   | N/A        | N/A         |  |  |  |  |  |
| 5h'01                          | 1.6   | 0.80       | 1.8         |  |  |  |  |  |
| 5h'02                          | 1.7   | 0.85       | 1.9         |  |  |  |  |  |
| 5h'03                          | 1.8   | 0.90       | 2.0         |  |  |  |  |  |
| 5h'04                          | 1.9   | 0.95       | 2.1         |  |  |  |  |  |
| 5h'05                          | 2.0   | 1.00       | 2.2         |  |  |  |  |  |
| 5h'06                          | 2.1   | 1.05       | 2.3         |  |  |  |  |  |
| 5h'07                          | 2.2   | 1.10       | 2.4         |  |  |  |  |  |
| 5h'08                          | 2.3   | 1.15       | 2.5         |  |  |  |  |  |
| 5h'09                          | 2.4   | 1.20       | 2.6         |  |  |  |  |  |
| 5h'0A                          | 2.5   | 1.25       | 2.7         |  |  |  |  |  |
| 5h'0B                          | 2.6   | 1.30       | 2.8         |  |  |  |  |  |

Copyright © 2005–2007, Texas Instruments Incorporated



www.ti.com

| Output Voltage Selection Codes |     |      |     |  |  |  |  |  |
|--------------------------------|-----|------|-----|--|--|--|--|--|
| 5h'0C                          | 2.7 | 1.35 | 2.9 |  |  |  |  |  |
| 5h'0D                          | 2.8 | 1.40 | 3.0 |  |  |  |  |  |
| 5h'0E                          | 2.9 | 1.45 | 3.1 |  |  |  |  |  |
| 5h'0F                          | 3.0 | 1.50 | 3.2 |  |  |  |  |  |
| 5h'10                          |     | 1.55 | 3.3 |  |  |  |  |  |
| 5h'11                          |     | 1.60 |     |  |  |  |  |  |
| 5h'12                          |     | 1.65 |     |  |  |  |  |  |
| 5h'13                          |     | 1.70 |     |  |  |  |  |  |
| 5h'14                          |     | 1.75 |     |  |  |  |  |  |
| 5h'15                          |     | 1.80 |     |  |  |  |  |  |
| 5h'16                          |     | 1.85 |     |  |  |  |  |  |
| 5h'17                          |     | 1.90 |     |  |  |  |  |  |
| 5h'18                          |     | 1.95 |     |  |  |  |  |  |
| 5h'19                          |     | 2.00 |     |  |  |  |  |  |
| 5h'1A                          |     |      |     |  |  |  |  |  |
| 5h'1B                          |     |      |     |  |  |  |  |  |
| 5h'1C                          | 3.1 |      |     |  |  |  |  |  |
| 5h'1D                          | 3.2 |      |     |  |  |  |  |  |
| 5h'1E                          | 3.3 |      |     |  |  |  |  |  |
| 5h'1F                          | 3.4 |      |     |  |  |  |  |  |

| nBATT_FLT Threshold Voltage<br>Voltage Selection Codes |             |          |  |  |
|--------------------------------------------------------|-------------|----------|--|--|
| Bold face voltages are default values                  |             |          |  |  |
| Data Code                                              | De-asserted | Asserted |  |  |
| 3h'00                                                  | 2.4         | 2.6      |  |  |
| 3h'01                                                  | 2.6         | 2.8      |  |  |
| 3h'02                                                  | 2.8         | 3.0      |  |  |
| 3h'03                                                  | 3.0         | 3.2      |  |  |
| 3h'04                                                  | 3.2         | 3.4      |  |  |
| 3h'05                                                  | 3.4         | 3.6      |  |  |

### **Battery Monitoring**

When Back-Up battery is connected but Main battery removed or voltage too low, LP3970 uses Back-Up Battery for generating LDO\_RTC voltage. When Main Battery is available the battery switch changes main battery for LDO\_RTC voltage and Back-Up Battery charger starts charging. User can set the battery fault determination voltage and battery charging current via I<sup>2</sup>C compatible interface.

| BU Charger Current Selection Code |                       |  |  |
|-----------------------------------|-----------------------|--|--|
| Data Code                         | I <sub>SET</sub> (μΑ) |  |  |
| 2h'00                             | 375                   |  |  |
| 2h'01                             | 500                   |  |  |
| 2h'02                             | 625                   |  |  |

### **Power On Sequence**

The Power Management Unit (PMU) supplies both high-voltage (I/O) and low-voltage power to the Applications processor. There are two power control signal inputs to the LM3970 PMU. SYS\_EN controls the high-voltage supplies and PWR\_EN controls the low-voltage supplies. When the back-up battery is installed, the processor begins the initial cold-start, power-up sequence enabling its internal power management unit and one oscillator.



The LP3970 will monitor voltages and generate the nBATT\_FLT and nVDD\_FLT signals. The LP3970 will assert both nBATT\_FLT and nVDD\_FLT until  $V_{IN}$  is above the default threshold voltage.

### INITIAL COLD START POWER ON SEQUENCE

- The Back up battery is connected to the PMU, power is applied to the back-up battery pin, the RTC\_LDO turns on and supplies a stable output voltage to the V<sub>CC</sub>\_BATT pin of the Applications processor (initiating the power-on reset event) with nRSTO asserted from the LP3970 to the processor.
- 2. nRSTO de-asserts after a minimum of 50 mS.
- 3. The Applications processor waits for the de-assertion of nBATT\_FLT to indicate system power ( $V_{IN}$ ) is available.
- 4. After system power ( $V_{IN}$ ) is applied, the LP3970 de-asserts nBATT\_FLT.
- 5. The Applications processor asserts SYS\_EN, the LP3970 enables the system high-voltage power supplies. The Applications processor starts its countdown timer set to 125 mS
- 6. The LP3970 enables the high-voltage power supplies.
- 7. Countdown timer expires; the Applications processor asserts PWR\_EN to enable the low-voltage power supplies. The processor starts the countdown timer set to 125 mS period.
- 8. The Applications processor asserts PWR\_EN, the LP3970 enables the low-voltage regulators.
- 9. Countdown timer expires; If nVDD\_FLT is de-asserted the power up sequence continues by enabling the processors 13 MHz oscillator and PLL's.
- 10. The Applications processor begins the execution of code.



#### Figure 25. Cold Start Power on Timing

#### **Table 6. Power-On Timing Specifications**

| Symbol         | Description                                                     | Min | Тур | Max | Units |
|----------------|-----------------------------------------------------------------|-----|-----|-----|-------|
| t <sub>1</sub> | Delay from V <sub>CC</sub> _RTC assertion to nRSTO de-assertion | 50  |     |     | ms    |
| t <sub>2</sub> | Delay from nBATT_FLT de-assertion to nRESET assertion           |     | 100 |     | μs    |
| t <sub>3</sub> | Delay from nRST de-assertion to SYS_EN assertion                |     | 10  |     | ms    |
| t <sub>4</sub> | Delay from SYS_EN assertion to PWT_EN assertion                 |     | 125 |     | ms    |
| t <sub>5</sub> | Delay from PWR_EN assertion to nVDD_FLT de-assertion            |     |     | 120 | ms    |
| t <sub>6</sub> | Delay from PWR_EN assertion to nRST_OUT de-assertion            |     | 125 |     | ms    |

Copyright © 2005–2007, Texas Instruments Incorporated



#### Hardware Reset Sequence

Hardware reset initiates when the nRSTI signal is asserted (low). Upon assertion of nRST the processor enters hardware reset state. The LP3970 must hold the nRST low long enough to allow the processor time to initiate the reset state, which is a minimum of 50 ms

#### **RESET SEQUENCE**

- 1. nRSTI is asserted
- 2. nRSTO is asserted and will de-asserts after a minimum of 50 ms.
- 3. The Applications processor waits for the de-assertion of nBATT\_FLT to indicate system power ( $V_{IN}$ ) is available.
- 4. After system power (V<sub>IN</sub>) is turned on, the LP3970 de-asserts nBATT\_FLT.
- 5. The Applications processor asserts SYS\_EN, the LP3970 enables the system high-voltage power supplies. The Applications processor starts its countdown timer set to 125 ms.
- 6. The LP3970 enables the high-voltage power supplies.
- 7. Countdown timer expires; the Applications processor asserts PWR\_EN to enable the low-voltage power supplies. The processor starts the countdown timer set to 125 mS period.
- 8. The Applications processor asserts PWR\_EN, the LP3970 enables the low-voltage regulators.
- 9. Countdown timer expires; If nVDD\_FLT is de-asserted the power up sequence continues by enabling the processors 13 MHz oscillator and PLL's.
- 10. The Applications processor begins the execution of code.



### Typical Application Circuit

#### **CONNECTION DIAGRAM FOR PXA27X AND LP3970**



Figure 26. Power Domains

#### **Application Hints**

#### LDO CONSIDERATIONS

#### **External Capacitors**

The LP3970's regulators requires external capacitors for regulator stability. These are specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance.

#### Input Capacitor

An input capacitor is required for stability. It is recommended that a 1.0 µF capacitor be connected between the LDO input pin and ground (this capacitance value may be increased without limit).

This capacitor must be located a distance of not more than 1 cm from the input pin and returned to a clean analogue ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input.

**Important:**Tantalum capacitors can suffer catastrophic failures due to surge current when connected to a low impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be guaranteed by the manufacturer to have a surge current rating sufficient for the application.

There are no requirements for the ESR (Equivalent Series Resistance) on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance will remain approximately 1.0  $\mu$ F over the entire operating temperature range.

#### **Output Capacitor**

The LDO's are designed specifically to work with very small ceramic output capacitors. A 1.0  $\mu$ F ceramic capacitor (temperature types Z5U, Y5V or X7R) with ESR between 5 m $\Omega$  to 500 m $\Omega$ , are suitable in the application circuit.

For this device the output capacitor should be connected between the V<sub>OUT</sub> pin and ground.

It is also possible to use tantalum or film capacitors at the device output,  $C_{OUT}$  (or  $V_{OUT}$ ), but these are not as attractive for reasons of size and cost (see the section Capacitor Characteristics).

The output capacitor must meet the requirement for the minimum value of capacitance and also have an ESR value that is within the range 5 m $\Omega$  to 500 m $\Omega$  for stability.

#### **No-Load Stability**

The LDO's will remain stable and in regulation with no external load. This is an important consideration in some circuits, for example CMOS RAM keep-alive applications.

#### Capacitor Characteristics

The LDO's are designed to work with ceramic capacitors on the output to take advantage of the benefits they offer. For capacitance values in the range of 0.47  $\mu$ F to 4.7  $\mu$ F, ceramic capacitors are the smallest, least expensive and have the lowest ESR values, thus making them best for eliminating high frequency noise. The ESR of a typical 1.0  $\mu$ F ceramic capacitor is in the range of 20 m $\Omega$  to 40 m $\Omega$ , which easily meets the ESR requirement for stability for the LDO's.

For both input and output capacitors, careful interpretation of the capacitor specification is required to ensure correct device operation. The capacitor value can change greatly, depending on the operating conditions and capacitor type.

In particular, the output capacitor selection should take account of all the capacitor parameters, to ensure that the specification is met within the application. The capacitance can vary with DC bias conditions as well as temperature and frequency of operation. Capacitor values will also show some decrease over time due to aging. The capacitor parameters are also dependant on the particular case size, with smaller sizes giving poorer performance figures in general. As an example, Figure 27 shows a typical graph comparing different capacitor case sizes in a Capacitance vs. DC Bias plot. As shown in the graph, increasing the DC Bias condition can result in the capacitance value falling below the minimum value given in the recommended capacitor specifications table. Note that the graph shows the capacitance out of spec for the 0402 case size capacitor at higher bias voltages. It is therefore recommended that the capacitor manufacturers' specifications for the nominal value capacitor are consulted for all conditions, as some capacitor sizes (e.g. 0402) may not be suitable in the actual application.







### Figure 27. Graph Showing a Typical Variation in Capacitance vs. DC Bias

The ceramic capacitor's capacitance can vary with temperature. The capacitor type X7R, which operates over a temperature range of  $-55^{\circ}$ C to  $+125^{\circ}$ C, will only vary the capacitance to within  $\pm 15^{\circ}$ . The capacitor type X5R has a similar tolerance over a reduced temperature range of  $-55^{\circ}$ C to  $+85^{\circ}$ C. Many large value ceramic capacitors, larger than 1  $\mu$ F are manufactured with Z5U or Y5V temperature characteristics. Their capacitance over a reduced temperature varies from 25°C to 85°C. Therefore X7R is recommended over Z5U and Y5V in applications where the ambient temperature will change significantly above or below 25°C.

Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 0.47 µF to 4.7 µF range.

Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. It should also be noted that the ESR of a typical tantalum will increase about 2:1 as the temperature goes from 25°C down to  $-40^{\circ}$ C, so some guard band must be allowed.

#### **BUCK CONSIDERATIONS**

#### Inductor Selection

There are two main considerations when choosing an inductor; the inductor should not saturate, and the inductor current ripple is small enough to achieve the desired output voltage ripple. Different saturation current rating specs are followed by different manufacturers so attention must be given to details. Saturation current ratings are typically specified at 25°C so ratings at max ambient temperature of application should be requested from manufacturer.

There are two methods to choose the inductor saturation current rating.

#### Method 1:

The saturation current is greater than the sum of the maximum load current and the worst case average to peak inductor current. This can be written as

 $I_{SAT} > I_{OUTMAX} + I_{RIPPLE}$ 

WHERE 
$$I_{RIPPLE} = \left(\frac{V_{IN} - V_{OUT}}{2 * L}\right) * \left(\frac{V_{OUT}}{V_{IN}}\right) * \left(\frac{1}{f}\right)$$

TEXAS INSTRUMENTS

www.ti.com

(2)

(3)

where

- I<sub>RIPPLE</sub>: Average to peak inductor current
- I<sub>OUTMAX</sub>: Maximum load current (600 mA)
- V<sub>IN</sub>: Maximum input voltage in application
- L: Min inductor value including worst case tolerances (30% drop can be considered for method 1)
- f: Minimum switching frequency (1.6 MHz)
- V<sub>OUT</sub>: Output voltage

#### Method 2:

A more conservative and recommended approach is to choose an inductor that has saturation current rating greater than the max current limit of 1150 mA.

A 2.2  $\mu$ H inductor with a saturation current rating of at least 1150 mA is recommended for most applications. The inductor's resistance should be less than 0.3 $\Omega$  for good efficiency. Table 1 lists suggested inductors and suppliers. For low-cost applications, an unshielded bobbin inductor could be considered. For noise critical applications, a toroidal or shielded bobbin inductor should be used. A good practice is to lay out the board with overlapping footprints of both types for design flexibility. This allows substitution of a low-noise shielded inductor, in the event that noise from low-cost bobbin models is unacceptable.

### INPUT CAPACITOR SELECTION

A ceramic input capacitor of 10  $\mu$ F, 6.3V is sufficient for most applications. Place the input capacitor as close as possible to the V<sub>IN</sub> pin of the device. A larger value may be used for improved input voltage filtering. Use X7R or X5R types, do not use Y5V. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603. The input filter capacitor supplies current to the PFET switch of the converter in the first half of each cycle and reduces voltage ripple imposed on the input power source. A ceramic capacitor's low ESR provides the best noise filtering of the input voltage spikes due to this rapidly changing current. Select a capacitor with sufficient ripple current rating. The input current ripple can be calculated as:

$$I_{RMS} = I_{OUTMAX} * \sqrt{1 - \frac{V_{OUT}}{V_{IN}} * \left(\frac{V_{OUT}}{V_{IN}} + \frac{r^2}{12}\right)}$$
$$r = \frac{(V_{IN} - V_{OUT}) * V_{OUT}}{L * f * I_{OUTMAX} * V_{IN}}$$

The worst case is when  $V_{IN} = 2 * V_{OUT}$ 

Table 7. Suggested Inductors and their Suppliers

| Model         | Vendor    | Dimensions LxWxH (mm) | D.C.R (Max) |
|---------------|-----------|-----------------------|-------------|
| DO3314-222MX  | Coilcraft | 3.3 x 3.3 x 1.4       | 200 mΩ      |
| LPO3310-222MX | Coilcraft | 3.3 x 3.3 x 1.0       | 150 mΩ      |
| ELL5GM2R2N    | Panasonic | 5.2 x 5.2 x 1.5       | 53 mΩ       |
| CDRH2D14-2R2  | Sumida    | 3.2 x 3.2 x 1.55      | 94 mΩ       |

# OUTPUT CAPACITOR SELECTION

Use a 10  $\mu$ F, 6.3V ceramic capacitor. Use X7R or X5R types, do not use Y5V. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603. DC bias characteristics vary from manufacturer to manufacturer and dc bias curves should be requested from them as part of the capacitor selection process. The LP3970 has been evaluated with 10  $\mu$ F, 6.3V, 0805 capacitor.

The output filter capacitor smooths out current flow from the inductor to the load, helps maintain a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESR to perform these functions.

The output voltage ripple is caused by the charging and discharging of the output capacitor and also due to its ESR and can be calculated as:



(5)

www.ti.com

V

Voltage peak-to-peak ripple due to capacitance can be expressed as follows

$$V_{PP-C} = \frac{I_{RIPPLE}}{4 * f * C}$$
(4)

Voltage peak-to-peak ripple due to ESR can be expressed as follows

$$V_{PP-ESR} = (2 * I_{RIPPLE}) * R_{ESR}$$

Because these two components are out of phase the rms value can be used to get an approximate value of peak-to-peak ripple.

Voltage peak-to-peak ripple, root mean squared can be expressed as follows

$$PP-RMS = \sqrt{V_{PP-C}^2 + V_{PP-ESR}^2}$$
(6)

Note that the output voltage ripple is dependent on the inductor current ripple and the equivalent series resistance of the output capacitor (RESR).

The RESR is frequency dependent (as well as temperature dependent); make sure the value used for calculations is at the switching frequency of the part.

| Model                                         | Туре         | Vendor Voltage |      | Case Size<br>Inch (mm) |  |
|-----------------------------------------------|--------------|----------------|------|------------------------|--|
| 22 µF for C <sub>OUT</sub>                    |              |                |      |                        |  |
| GRM21BR60J226K                                | Ceramic, X5R | Murata         | 6.3V | 0805 (2012)            |  |
| C2012X5R0J226K                                | Ceramic, X5R | TDK            | 6.3V | 0805 (2012)            |  |
| JMK212BJ226K                                  | Ceramic, X5R | Taiyo-Yuden    | 6.3V | 0805 (2012)            |  |
| 10 μF for C <sub>IN</sub> or C <sub>OUT</sub> |              |                |      |                        |  |
| GRM21BR60J106K                                | Ceramic, X5R | Murata         | 6.3V | 0805 (2012)            |  |
| JMK212BJ106K                                  | Ceramic, X5R | Taiyo-Yuden    | 6.3V | 0805 (2012)            |  |
| C2012X5R0J106K                                | Ceramic, X5R | TDK            | 6.3V | 0805 (2012)            |  |

#### Table 8. Suggested Capacitor and their Suppliers

### **Board Layout Considerations**

PC board layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss in the traces. These can send erroneous signals to the DC-DC converter IC, resulting in poor regulation or instability.

Good layout for the converters can be implemented by following a few simple design rules.

- Place the converters, inductor and filter capacitors close together and make the traces short. The traces between these components carry relatively high switching currents and act as antennas. Following this rule reduces radiated noise. Special care must be given to place the input filter capacitor very close to the V<sub>IN</sub> and GND pin.
- 2. Arrange the components so that the switching current loops curl in the same direction. During the first half of each cycle, current flows from the input filter capacitor through the converter and inductor to the output filter capacitor and back through ground, forming a current loop. In the second half of each cycle, current is pulled up from ground through the converter by the inductor to the output filter capacitor and then back through ground forming a second current loop. Routing these loops so the current curls in the same direction prevents magnetic field reversal between the two half-cycles and reduces radiated noise.
- 3. Connect the ground pins of the converter and filter capacitors together using generous component-side copper fill as a pseudo-ground plane. Then, connect this to the ground-plane (if one is used) with several vias. This reduces ground-plane noise by preventing the switching currents from circulating through the ground plane. It also reduces ground bounce at the converter by giving it a low-impedance ground connection.
- 4. Use wide traces between the power components and for power connections to the DC-DC converter circuit. This reduces voltage errors caused by resistive losses across the traces.



- 5. Route noise sensitive traces, such as the voltage feedback path, away from noisy traces between the power components. The voltage feedback trace must remain close to the converter circuit and should be direct but should be routed opposite to noisy components. This reduces EMI radiated onto the DC-DC converter's own voltage feedback trace. A good approach is to route the feedback trace on another layer and to have a ground plane between the top layer and layer on which the feedback trace is routed. In the same manner for the adjustable part it is desired to have the feedback dividers on the bottom layer.
- 6. Place noise sensitive circuitry, such as radio RF blocks, away from the DC-DC converter, CMOS digital blocks and other noisy circuitry. Interference with noise-sensitive circuitry in the system can be reduced through distance.

#### Application Note 1 nVDD FLT

When I<sup>2</sup>C commands are used to enable LDO 1 to 6 or Buck1, 2 the nVDD\_FLT output momentarily glitches, see plot below.



Figure 28.

The nVDD\_FLT signal can be deglitched using the following circuit. This will deglitch nVDD\_FLT and allow the system designer to use I<sup>2</sup>C commands to turn the supplies on or off.



### Application Note 2 Back-Up Battery Switch

When operating from a backup battery the battery selection switch may latch up if the backup battery voltage has discharged below 2.0V. The circuit shown below will prevent back up battery from latching up under these conditions. D1 and D2 are silicon SMT diodes and the 10 k $\Omega$  resistor can be adjusted for different capacity BU batteries however care should be taken not to exceed manufactures specification.







### Application Note 3 $V_{CC}$ IO

The PXA27x power requirements document states V<sub>CC</sub>\_IO shall be ±200 mV of V<sub>CC</sub>\_RTC when V<sub>CC</sub>\_IO is active. The current LP3970 datasheet specification has V<sub>CC</sub>\_RTC = 2.8V and V<sub>CC</sub>\_IO = to 2.8V. The LP3970 does not incorporate circuitry for the RTC\_LDO to tract V<sub>CC</sub>\_IO. The LP3970 can accommodate V<sub>CC</sub>\_IO voltages of no more then 3.0V. If a higher IO voltage is required an external low dropout regulator such as the LP3871 can be used to power V<sub>CC</sub>\_RTC with the output voltage set to V<sub>CC</sub>\_IO.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                         | Applications                  |                                   |
|------------------------------|-------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio        | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com        | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com    | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com             | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com              | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks       | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com        | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com            | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com            | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com  | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com         |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap         | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconr | nectivity                     |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated