

LMS75ALS176A

SNOSA26B-MAY 2004-REVISED OCTOBER 2011

## www.ti.com

# LMS75ALS176A Differential Bus Transceivers

Check for Samples: LMS75ALS176A

## **FEATURES**

- · Bidirectional transceiver
- Meet ANSI standard RS-485-A and RS-422-B
- Low skew, 2ns
- Low supply current, 8mA (max.)
- · Wide input and output voltage range
- High output drive capacity ±60mA
- Thermal shutdown protection
- Open circuit fail-safe for receiver
- Receiver input sensitivity ±200mV
- · Receiver input hysteresis 10mV (min.)
- Single supply voltage operation, 5V
- Glitch free power-up and power-down operation

- Data rates up to 35 Mbaud
- Pin and functional compatible with TI's SN75ALS176A
- 8-Pin SOIC

## **APPLICATIONS**

- · Network hubs, bridges, and routers
- Point of sales equipment (ATM, barcode readers,...)
- Industrial programmable logic controllers
- · High speed parallel and serial applications
- Multipoint applications with noisy environment

## DESCRIPTION

The LMS75ALS176A is a differential bus/line transceiver designed for bidirectional data communication on multipoint bus transmission lines. It is designed for balanced transmission lines. It meets ANSI Standards TIA/EIA RS422-B, TIA/EIA RS485-A and ITU recommendation V.11 and X.27. The LMS75ALS176A combines a TRI-STATE<sup>TM</sup> differential line driver and differential input receiver, both of which operate from a single 5.0V power supply. The driver and receiver have an active high and active low enable, respectively, that can be externally connected to function as a direction control. The driver and receiver differential inputs are internally connected to form differential input/output (I/O) bus ports that are designed to offer minimum loading to bus whenever the driver is disabled or when  $V_{CC} = 0V$ . These ports feature wide positive and negative common mode voltage ranges, making the device suitable for multipoint applications in noisy environments. The LMS75ALS176A is available in a 8-Pin SOIC package. It is a drop-in socket replacement to TI's SN75ALS176A.

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TRI-STATE is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



## **Typical Application**



A Typical multipoint application is shown in the above figure. Terminating resistors, RT, are typically required but only located at the two ends of the cable. Pull up and pull down resistors maybe required at the end of the bus to provide failsafe biasing. The biasing resistors provide a bias to the cable when all drivers are in TRI-STATE, See National Application Note, AN-847 for further information.

## **Connection Diagram**



Figure 1. 8-Pin SOIC - Top View

**Table 1. Truth Table** 

| DRIVER SECTION   |                  |         |   |    |  |  |  |  |  |
|------------------|------------------|---------|---|----|--|--|--|--|--|
| RE               | DE               | DI      | A | В  |  |  |  |  |  |
| X                | Н                | Н       | Н | L  |  |  |  |  |  |
| X                | Н                | L       | L | Н  |  |  |  |  |  |
| X                | L                | X       | Z | Z  |  |  |  |  |  |
| RECEIVER SECTION | RECEIVER SECTION |         |   |    |  |  |  |  |  |
| RE               | DE               | A-B     |   | RO |  |  |  |  |  |
| L                | L                | ≥ +0.2V |   | Н  |  |  |  |  |  |
| L                | L                | ≤ -0.2V |   | L  |  |  |  |  |  |
| Н                | X                | X       |   | Z  |  |  |  |  |  |
| L                | L                | OPEN *  |   | Н  |  |  |  |  |  |

## **NOTE**

\* = Non Terminated, Open Input only

X = Irrelevant

Z = TRI-STATE

H = High level

L = Low level



www.ti.com

SNOSA26B-MAY 2004-REVISED OCTOBER 2011



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings (1)

| 7V                                 |
|------------------------------------|
| -7V to 12V                         |
| -0.3V to V <sub>CC</sub> + $0.3$ V |
| 125C/W                             |
| 150°C                              |
| 0°C to 70°C                        |
| −65°C to 150°C                     |
|                                    |
| 235°C                              |
| 2KV                                |
|                                    |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics
- All voltage values, except differential I/O bus voltage, are with respect to network ground terminal.
- The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board. ESD rating based upon human body model, 100pF discharged through 1.5k $\Omega$ .

**Operating Ratings** 

|                                                            | Min  | Nom | Max      |    |
|------------------------------------------------------------|------|-----|----------|----|
| Supply Voltage, V <sub>CC</sub>                            | 4.75 | 5.0 | 5.25     | V  |
| Voltage at any Bus Terminal (Separately or Common Mode)    |      |     | 12<br>-7 | V  |
| V <sub>IN</sub> or V <sub>IC</sub>                         |      |     |          |    |
| High-Level Input Voltage, V <sub>IH</sub> <sup>(1)</sup>   | 2    |     |          | V  |
| Low-Level Input Voltage, V <sub>IL</sub> <sup>(1)</sup>    |      |     | 0.8      | V  |
| Differential Input Voltage, V <sub>ID</sub> <sup>(2)</sup> |      |     | ±12      | V  |
| High-Level Output                                          | •    | ·   | •        | •  |
| Driver, I <sub>OH</sub>                                    |      |     | -60      | mA |
| Receiver, I <sub>OH</sub>                                  |      |     | -400     | μΑ |
| Low-Level Output                                           |      |     |          |    |
| Driver, I <sub>OL</sub>                                    |      |     | 60       | mA |
| Receiver, I <sub>OL</sub>                                  |      |     | 8        | mA |

Voltage limits apply to DI, DE, RE pins.

Differential input/output bus voltage is measured at the non-inverting terminal A with respect to the inverting terminal B.

Product Folder Links: LMS75ALS176A

## SNOSA26B - MAY 2004 - REVISED OCTOBER 2011



#### **Electrical Characteristics**

 $V_{CC} = 5V$ ,  $T_A = 0$ °C to 70°C

| Symbol               | Parameter                                                    | Condition                          | ns                                | Min  | Тур | Max    | Units |
|----------------------|--------------------------------------------------------------|------------------------------------|-----------------------------------|------|-----|--------|-------|
| Driver Sec           | ction                                                        |                                    |                                   |      |     |        |       |
| V <sub>CL</sub>      | Input Clamp Voltage                                          | I <sub>1</sub> = −18mA             |                                   |      |     | -1.5   | V     |
| Vo                   | Output Voltage                                               | $I_{O} = 0$                        |                                   | 0    |     | 6      | V     |
| V <sub>OD1</sub>     | Differential Output Voltage                                  | I <sub>O</sub> = 0                 |                                   | 1.5  |     | 6      | V     |
| V <sub>OD2</sub>     | Differential Output Voltage                                  | $R_L = 100\Omega$ ,                |                                   | 2    |     |        | .,    |
|                      |                                                              | $R_L = 54\Omega$                   |                                   |      | 1.9 | 5      | V     |
| V <sub>OD3</sub>     | Differential Output Voltage                                  | V <sub>TEST</sub> = -7V to 12 V    |                                   | 1.5  |     | 5      | V     |
| $\Delta V_{OD}$      | Change in Magnitude of<br>Differential Output Voltage (1)    | $R_L = 54\Omega$ or $100\Omega$    |                                   |      |     | ±0.2   | V     |
| V <sub>OC</sub>      | Common-Mode Output Voltage                                   | $R_L = 54\Omega$ or $100\Omega$    |                                   |      |     | 3 -1   | V     |
| ΔV <sub>OC</sub>     | Change in Magnitude of Differential Output Voltage (1)       | $R_L = 54\Omega$ or $100\Omega$    |                                   |      |     | ±0.2   | V     |
| lo                   | Output Current                                               | Output Disabled                    | $V_{O} = 12V$ $V_{O} = -7V$       |      |     | 1 -0.8 | mA    |
| I <sub>IH</sub>      | High-Level<br>Input Current                                  | V <sub>IN</sub> = 2.4V             | VO - 7V                           |      |     | 20     | μA    |
| I <sub>IL</sub>      | Low-Level<br>Input Current                                   | V <sub>IN</sub> = 0.4V             |                                   |      |     | -400   | μA    |
| I <sub>OSD</sub>     | Short-Circuit Output Current                                 | V <sub>O</sub> = −7V               |                                   |      |     | -250   | mA    |
| -03D                 | ·                                                            | V <sub>O</sub> = 0                 |                                   |      |     | -150   |       |
|                      |                                                              | V <sub>O</sub> = V <sub>CC</sub>   |                                   |      |     | 250    |       |
|                      |                                                              | V <sub>O</sub> = 8V                |                                   |      |     | 250    |       |
| I <sub>CC</sub>      | Supply Current                                               | No Load                            | Outputs<br>Enabled or<br>Disabled |      | 4.8 | 8      | mA    |
| Switching            | Characteristics                                              |                                    |                                   |      |     |        |       |
| t <sub>d</sub> (OD)  | Differential Output Delay Time                               | $R_L = 54\Omega$ , $C_L = 50pF$    |                                   | 3    | 7   | 14     | ns    |
| t <sub>t</sub> (OD)  | Differential Output Transition Time                          | $R_L = 54\Omega$ , $C_L = 50pF$    |                                   |      | 8   |        | ns    |
| t <sub>sk(p)</sub>   | Pulse Skew, ( t <sub>d(ODH</sub> - t <sub>d(ODL</sub>  )     | $R_L = 54\Omega, C_L = 50pF$       |                                   |      | 0   | 3      | ns    |
| t <sub>sk(lim)</sub> | Pulse Skew                                                   | $R_{L} = 54\Omega, C_{L} = 50pF$   |                                   |      | 4   |        | ns    |
| t <sub>PZH</sub>     | Output Enable Time to High Level                             | $R_L = 110\Omega, C_L = 50pF$      |                                   |      | 18  | 50     | ns    |
| t <sub>PZL</sub>     | Output Enable Time to Low Level                              | $R_L = 110\Omega, C_L = 50pF$      |                                   |      | 18  | 35     | ns    |
| t <sub>PHZ</sub>     | Output Disable Time from High Level                          | $R_L = 110\Omega, C_L = 50pF$      |                                   |      | 9   | 35     | ns    |
| t <sub>PLZ</sub>     | Output Disable Time from Low Level                           | $R_L = 110\Omega, C_L = 50pF$      |                                   |      | 10  | 17     | ns    |
| Receiver             | Section                                                      |                                    |                                   |      |     |        |       |
| V <sub>TH+</sub>     | Positive-Going Input Threshold Voltage                       | $V_{O} = 2.7V$ , $I_{O} = -0.4$ mA |                                   |      |     | 0.2    | V     |
| V <sub>TH</sub> -    | Negative-Going Input Threshold Voltage                       | $V_{O} = 0.5V, I_{O} = 8mA$        |                                   | -0.2 |     |        | V     |
| $\Delta V_{TH}$      | Hysteresis Voltage<br>(V <sub>TH+</sub> - V <sub>TH-</sub> ) |                                    |                                   | 10   |     |        | mV    |

<sup>(1)</sup> 

Product Folder Links: LMS75ALS176A

 $<sup>|\</sup>Delta V_{OD}| \ \text{and} \ |\Delta V_{OC}| \ \text{are changes in magnitude of } V_{OD} \ \text{and } V_{OC}, \ \text{respectively when the input changes from high to low levels.}$  Applies to both power on and off (ANSI Standard RS-485 conditions). Does not apply to TIA/EIA-422-B for a combined driver and receiver combination.

Skew limit is the maximum difference in propagation delay between any two channels of any two devices. (3)



www.ti.com

SNOSA26B-MAY 2004-REVISED OCTOBER 2011

# **Electrical Characteristics (continued)**

 $V_{CC} = 5V$ ,  $T_A = 0$ °C to 70°C

| Symbol               | Parameter                                           | Conditi                                              | ons                               | Min         | Тур  | Max  | Units |
|----------------------|-----------------------------------------------------|------------------------------------------------------|-----------------------------------|-------------|------|------|-------|
| V <sub>CL</sub>      | Enable-Input Clamp Voltage                          | I <sub>I</sub> = −18mA                               |                                   |             |      | 1.5  | V     |
| V <sub>OH</sub>      | High-Level Output Voltage                           | $V_{ID} = 200 \text{mV}, I_{OH} = -400 \mu \text{A}$ |                                   | 2.7         |      |      | V     |
| V <sub>OL</sub>      | Low-Level Output Voltage                            | $V_{ID} = -200 \text{mV}, I_{OL} = 8 \text{m}$       | nA                                |             |      | 0.45 | V     |
| l <sub>oz</sub>      | High-Impedance-State Output Current                 | V <sub>O</sub> = 0.4V to 2.4V                        |                                   |             |      | ±20  | μA    |
| IN                   | Line Input Current                                  | Other Input = 0V,                                    | V <sub>IN</sub> = 12V             |             |      | 1    | mA    |
|                      |                                                     | (4)                                                  | V <sub>IN</sub> = −7V             |             | -0.8 | -0.8 |       |
| Ін                   | High-Level Enable-Input<br>Current                  | V <sub>IH</sub> = 2.7V                               |                                   |             |      | 20   | μA    |
| I <sub>IL</sub>      | Low-Level Enable-Input Current                      | V <sub>IL</sub> = 0.4V                               |                                   |             |      | -100 | μΑ    |
| R <sub>IN</sub>      | Input Resistance                                    |                                                      |                                   | 12          | 20   |      | kΩ    |
| I <sub>OSR</sub>     | Short-Circuit Output Current                        | $V_{ID} = 200 \text{mV}, V_{O} = 0 \text{V}$         |                                   | <b>-</b> 15 |      | -85  | mA    |
| I <sub>CC</sub>      | Supply Current                                      | No Load                                              | Outputs<br>Enabled or<br>Disabled |             | 4.8  | 8    | mA    |
| Switching            | Characteristics                                     |                                                      | <u> </u>                          |             |      | •    |       |
| t <sub>PD</sub>      | Propagation Delay Time                              | $V_{ID} = -1.5V$ to 1.5V, $C_{L} = 15pF$             |                                   | 8           | 18   | 30   | ns    |
| t <sub>sk(p)</sub>   | Pulse Skew ( t <sub>PLH</sub> - t <sub>PHL</sub>  ) | $V_{ID} = -1.5V \text{ to } 1.5V, C_{L} = 15pF$      |                                   |             | 2    |      | ns    |
| t <sub>sk(lim)</sub> | Pulse Skew                                          | $R_{L} = 54\Omega$ , $C_{L} = 50pF$                  |                                   |             | 7.5  |      | ns    |
| t <sub>PZH</sub>     | Output Enable Time to High Level                    | C <sub>L</sub> = 15pF                                |                                   |             | 5    | 35   | ns    |
| PZL                  | Output Enable Time to Low Level                     | C <sub>L</sub> = 15pF                                |                                   |             | 5    | 35   | ns    |
| <sup>‡</sup> PHZ     | Output Disable Time from High Level                 | C <sub>L</sub> = 15pF                                |                                   |             | 20   | 35   | ns    |
| t <sub>PLZ</sub>     | Output Disable Time from Low Level                  | C <sub>L</sub> = 15pF                                |                                   |             | 10   | 17   | ns    |

Copyright © 2004–2011, Texas Instruments Incorporated

Voltage limits apply to DI, DE,  $\overline{\text{RE}}$  pins. Skew limit is the maximum difference in propagation delay between any two channels of any two devices.



## **Typical Performance Characteristics**

# Driver High-Level Output Voltage vs. High-Level Output Current



# Driver Differential Output Voltage vs. Output Current



# Receiver High-Level Output Voltage vs. Free-Air Temperature



#### Driver Low-Level Output Voltage vs. Low-Level Output Current



# Receiver High-Level Output Voltage vs.



# Receiver Low-Level Output Voltage vs. Low-Level Output Current



Instruments

# **Typical Performance Characteristics (continued)**

# Receiver Low-Level Output Voltage vs.



# VS. Enable Voltage 6 V<sub>CC</sub> = 5.0V V<sub>CC</sub> = 5.25V 4 V<sub>CC</sub> = 4.75V V<sub>CC</sub> = 4.75V T<sub>A</sub> = 25°C LOAD = 8kΩ//1pF TO V<sub>CC</sub> 0 1 V<sub>EN</sub> (V)

**Receiver Output Voltage** 

### **Receiver Output Voltage**



# **Parameter Measuring Information**



Figure 2. Test Circuit for  $V_{\text{OD2}}$  and  $V_{\text{OC}}$ 



Figure 3. Test Circuit for V<sub>OD3</sub>

Product Folder Links: LMS75ALS176A





Figure 4. Test Circuit for Driver Differential Output Delay and Transition Times



Figure 5. Test Circuit for Driver  $T_{PZH}$  and  $T_{PHZ}$ 



Figure 6. Test Circuit for  $T_{PZL}$  and  $T_{PLZ}$ 



Figure 7. Test Circuit for Receiver V<sub>OH</sub> and V<sub>OL</sub>



Figure 8. Test Circuit for  $T_{\text{PLH}}$  and  $T_{\text{PHL}}$ 



Figure 9. Test Circuit



Figure 10. Voltage Waveforms



Figure 11. Test Circuit for Receiver T<sub>PZH</sub>/T<sub>PZL</sub> and T<sub>PHZ</sub>/T<sub>PLZ</sub>

## **Application Information**

### **POWER LINE NOISE FILTERING**

A factor to consider in designing power and ground is noise filtering. A noise filtering circuit is designed to prevent noise generated by the integrated circuit (IC) as well as noise entering the IC from other devices. A common filtering method is to place by-pass capacitors  $(C_{bp})$  between the power and ground lines.

Placing a by-pass capacitor ( $C_{bp}$ ) with the correct value at the proper location solves many power supply noise problems. Choosing the correct capacitor value is based upon the desired noise filtering range. Since capacitors are not ideal, they may act more like inductors or resistors over a specific frequency range. Thus, many times two by-pass capacitors may be used to filter a wider bandwidth of noise. It is highly recommended to place a larger capacitor, such as  $10\mu\text{F}$ , between the power supply pin and ground to filter out low frequencies and a  $0.1\mu\text{F}$  to filter out high frequencies.

Copyright © 2004–2011, Texas Instruments Incorporated

www.ti.com

SNOSA26B-MAY 2004-REVISED OCTOBER 2011



By pass-capacitors must be mounted as close as possible to the IC to be effective. Long leads produce higher impedance at higher frequencies due to stray inductance. Thus, this will reduce the by-pass capacitor's effectiveness. Surface mounted chip capacitors are the best solution because they have lower inductance.



Figure 12. Placement of by-pass Capacitors, C<sub>bp</sub>

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

#### Products Applications

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers DI P® Products Consumer Electronics www.dlp.com www.ti.com/consumer-apps

DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface Medical www.ti.com/medical interface.ti.com Logic logic.ti.com Security www.ti.com/security

Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u>

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>