

# SANYO Semiconductors

DATA SHEET

An ON Semiconductor Company

## **CMOS LSI** LC01707PLF — FM multiple tuner IC

#### Overview

LC01707PLF is a vehicle-mounted FM multiple tuner IC with FM-FE, IF, IF-Filter, PLL, FM-DEMO and LPF incorporated. An FM multiple tuner can be developed with this one chip. It makes up a small-sized FM multiple tuners which can be mounted on PND.

#### Functions

- It is the FM tuner IC exclusively for the FM multiple.
- Image reduction complex BPF is incorporated

• LPF for the carrier removal is incorporated.

- Narrow Band IF AGC is incorporated
- DLL detection method is adopted for the FM detection circuit, and it is not necessary to adjust.
  - IC requires fewer external components.
- It is a BUS control tuner IC which can be controlled by controlled by  $I^2C$  BUS.

### Specifications

**Maximum Ratings** at  $Ta = 25^{\circ}C$ 

|                              | 20 0                |              |            |      |
|------------------------------|---------------------|--------------|------------|------|
| Parameter                    | Symbol              | Conditions   | Ratings    | Unit |
| Supply voltage               | V <sub>DD</sub> max |              | 4.3        | V    |
| Maximum input voltage        | V <sub>DD</sub> H   |              | 4.3        | V    |
| Maximum output voltage       | V <sub>DD</sub> L   |              | 4.3        | V    |
| Power dissipation            | Pd max              | Ta = 85°C *1 | 700        | mW   |
| Operating ambient            | Topr                |              | -40 to 85  | °C   |
| Storage temperature          | Tstg                |              | -55 to 150 | °C   |
| Maximum junction temperature | Tj max              |              | 150        | °C   |

\*1: Board size: 80mm × 70mm × 1.6mm Glass epoxy double-sided board

Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment. The products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. If you should intend to use our products for new introduction or other application different from current conditions on the usage of automotive device, communication device, office equipment, industrial equipment etc., please consult with us about usage condition (temperature, operation time etc.) prior to the intended use. If there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use.

Specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

> SANYO Semiconductor Co., Ltd. http://semicon.sanyo.com/en/network

- LNA is incorporated
- Wide / Narrow Band RF AGC is incorporated
- Image rejection is adopted

#### Recommended Operating Conditions at $Ta = 25^{\circ}C$

| Parameter                      | Symbol          | Conditions | Ratings    | Unit |
|--------------------------------|-----------------|------------|------------|------|
| Supply voltage range           | V <sub>DD</sub> |            | 3.0 to 3.6 | V    |
| Recommended supply temperature | V <sub>DD</sub> |            | 3.3        | V    |

#### Electrical Characteristics at Ta = 25°C, V<sub>DD</sub> = 3.3V,

fc = 83MHz, VIN=60dBµVEMF, fm=1kHz, Audio filter: HPF=100Hz, LPF=15kHz

Resister setting: IF AGC (02h) =6(110), RF AGC (00h) =0(0000)

DLL demodulator loop gain setting (09h) = 1(01), Mono multi center setting (09h) = 7(0111)

| Deservator                        | Ourseland | Operativiser                                  |     | Ratings |     | Unit   |
|-----------------------------------|-----------|-----------------------------------------------|-----|---------|-----|--------|
| Parameter                         | Symbol    | Conditions                                    | min | typ     | max | Unit   |
| Practical sensitivity 1 (S/N30dB) | SN30      | 22.5kHz dev, fm=1kHz, S/N=30dB input level    |     | 12      | 20  | dBµEMF |
| Practical sensitivity 2 (S/N10dB) | SN10      | 7.5kHz dev, fm=76kHz, S/N=10dB input level *1 |     |         |     | dBμEMF |
| S/N1                              | SN1       | 22.5kHz dev, fm=1kHz                          | 34  | 44      |     | dB     |
| S/N2                              | SN2       | 7.5kHz dev, fm=76kHz *1                       |     | 21      |     | dB     |
| Total harmonic distortion rate 1  | THD_1     | 22.5kHz dev, fm=1kHz                          |     | 0.5     |     | %      |
| Total harmonic distortion rate 2  | THD_2     | 75.0kHz dev, fm=1kHz                          |     | 0.5     |     | %      |
| AM suppression ratio              | AMR       | AM 30% mod                                    | 34  | 44      |     | dB     |
| Image rejection ratio             | IMR       | 22.5k\Hz dev, fm=1kHz                         |     | 32      |     | dB     |
| Audio output level 1              | AD01      | 7.5kHz dev, fm=1kHz *1                        | 26  | 39      | 70  | mVrms  |
| Audio output level 2              | AD02      | 7.5kHz dev, fm=76kHz *1                       | 15  | 23      | 41  | mVrms  |
| Consumption current               | IDD       | No signal input                               |     | 106     | 170 | mA     |

\*1: Audio filter: HPF=100Hz, LPF=OFF

### **Package Dimensions**

unit : mm (typ)

3408



#### Example of applied circuit (constant is tentative)



\* Culprits oscillation circuit is used in this IC as a crystal oscillation circuit. Caution is required for layout of the board because oscillation between pin25 and power source and GND line.

\* The margin of crystal oscillation changes due to the combination of the IC, a crystal oscillator and a board layout. This independent IC does not quarantine the oscillation operation.

\* This IC uses the signal of FM band frequency (VCO divided into 1/4) which leaks into ANT pin. If the VCO leakage affects the performance of the system, make sure to connect an isolator on ANT pin path.

| Component | Parameter               | Value  | Туре           | Supplier |
|-----------|-------------------------|--------|----------------|----------|
| L1/L2     | Local OSC coil          | 2.7nH  | C2012H-2N7D-RD | SAGAMI   |
| L3        | Differential input coil | 120nH  | C2012H-R12G-RC | SAGAMI   |
| X1        | Crystal                 | 7.2MHz | SMD-49         | KDS      |
|           |                         |        | AT-49          | KDS      |
|           |                         |        | EXS00A-A01145  | NDK      |
|           |                         |        | EXS00A-A01146  | NDK      |

## **Pin Description**

| Pin No. | Pin name        | I/O | Function                                              |  |  |
|---------|-----------------|-----|-------------------------------------------------------|--|--|
| 1       | NAGC            | 0   | Narrow band AGC detection capacitance connecting pin  |  |  |
| 2       | WAGC            | 0   | Wide band AGC detection capacitance connecting pin    |  |  |
| 3       | V <sub>SS</sub> | Р   | GND pin for IF                                        |  |  |
| 4       | NC              | -   |                                                       |  |  |
| 5       | NC              | -   |                                                       |  |  |
| 6       | V <sub>DD</sub> | Р   | Supply pin for LNA                                    |  |  |
| 7       | LNA_A           | I   | LNA +input pin                                        |  |  |
| 8       | V <sub>SS</sub> | Р   | GND pin for LNA                                       |  |  |
| 9       | LNA_N           | I   | LNA –input pin                                        |  |  |
| 10      | NC              | -   |                                                       |  |  |
| 11      | NC              | -   |                                                       |  |  |
| 12      | V <sub>SS</sub> | Р   | GND pin for 1 <sup>st</sup> Mixer                     |  |  |
| 13      | СР              | 0   | PLL charge pump capacitance connecting pin            |  |  |
| 14      | V <sub>DD</sub> | Р   | Supply pin 1 <sup>st</sup> Mixer                      |  |  |
| 15      | V <sub>DD</sub> | Р   | Supply pin for local oscillation                      |  |  |
| 16      | LO_1            | 0   | Inductor connecting pin for local oscillation         |  |  |
| 17      | V <sub>SS</sub> | Р   | GND pin for local oscillation                         |  |  |
| 18      | LO_2            | 0   | Inductor connecting pin for local oscillation         |  |  |
| 19      | NC              | -   |                                                       |  |  |
| 20      | NC              | -   |                                                       |  |  |
| 21      | NC              | -   |                                                       |  |  |
| 22      | NC              | -   |                                                       |  |  |
| 23      | DEVER           | I   | Device address setting pin                            |  |  |
| 24      | V <sub>SS</sub> | Р   | GND pin for PLL and logic                             |  |  |
| 25      | XTAL            | I   | Crystal resonator connecting pin (Clock input pin)    |  |  |
| 26      | SD              | 0   | Station detector pin                                  |  |  |
| 27      | NC              | -   |                                                       |  |  |
| 28      | NC              | -   |                                                       |  |  |
| 29      | NC              | -   |                                                       |  |  |
| 30      | INT             | 0   | Test pin                                              |  |  |
| 31      | SCL             | I   | Serial data clock input                               |  |  |
| 32      | SDA             | I   | serial data input-output                              |  |  |
| 33      | V <sub>DD</sub> | Р   | Supply pin for PLL and logic                          |  |  |
| 34      | SMETER          | 0   | S-meter output                                        |  |  |
| 35      | V <sub>DD</sub> | Р   | Supply pin for IF                                     |  |  |
| 36      | LPFO            | 0   | Demodulation output (after band limitation)           |  |  |
| 37      | DEMOO           | 0   | Demodulation output                                   |  |  |
| 38      | LPFI            | I   | Demodulation signal input pin                         |  |  |
| 39      | DEMOC           | 0   | Capacitance connecting pin for demodulation detection |  |  |
| 40      | NC              | -   |                                                       |  |  |
| 41      | NC              | -   |                                                       |  |  |
| 42      | NC              | -   |                                                       |  |  |
| 43      | NC              | -   |                                                       |  |  |
| 44      | GND             | Р   | GND pin                                               |  |  |

### **Pin Function**

| Pin No. | Pin name        | Function                                            | Equivalent circuit                                                                                                                                                                  |
|---------|-----------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | NAGC            | Narrow band AGC detection capacitor connection pin. | VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD<br>VDD                                                                                                                  |
| 2       | WAGC            | Wide band AGC detection capacitor connection pin.   | $\begin{array}{c} V_{DD} \\ \downarrow \\ V_{DD} \\ \downarrow \\ $ |
| 3       | V <sub>SS</sub> | GND pin for IF.                                     |                                                                                                                                                                                     |
| 4       | NC              | No connection.                                      |                                                                                                                                                                                     |
| 5       | NC              | No connection.                                      |                                                                                                                                                                                     |
| 6       | V <sub>DD</sub> | Supply pin for LNA.                                 |                                                                                                                                                                                     |
| 7       | LNA_P           | Pin 7 is + input pin for LNA.                       |                                                                                                                                                                                     |
| 8       | V <sub>SS</sub> | Pin 8 is GND pin for LNA.                           |                                                                                                                                                                                     |
| 9       | LNA_N           | Pin 9 is - input pin for LNA.                       |                                                                                                                                                                                     |
| 10      | NC              | No connection.                                      |                                                                                                                                                                                     |
| 11      | NC              | No connection.                                      |                                                                                                                                                                                     |
| 12      | V <sub>SS</sub> | GND pin 1st mixer for the 1 <sup>st</sup> mixer.    |                                                                                                                                                                                     |
| 13      | СР              | PLL charge pump capacitor connection pin.           | $V_{DD} \stackrel{\bullet}{\leftarrow} V_{DD}$                                                                                                                                      |
| 14      | V <sub>DD</sub> | Supply pin for the 1 <sup>st</sup> mixer.           |                                                                                                                                                                                     |
| 15      | V <sub>DD</sub> | Supply pin for local oscillator.                    |                                                                                                                                                                                     |
| ·       | 50              |                                                     |                                                                                                                                                                                     |

Continued from preceding page.

#### Pin No Pin name Function Equivalent circuit 16 LO\_1 Pin 16 is inductor connection pin for local (17 (16)(18 17 Vss oscillator. LO\_2 Pin 17 is GND pin for local oscillator. 18 Pin 18 is inductor connection pin for local ╢ -11 Ł Ð oscillator. Cap Bank Cap ╢┿╢┫ To Pin13 \_\_\_\_\_\_ 200kΩ \_\_\_\_\_\_ 200kΩ Ļ NC 19 No connection. NC 20 No connection. 21 NC No connection. 22 NC No connection. 23 DEVAR Device address setting pin. Vdd VDD w $500\Omega$ 24 Vss PLL\_logic GND pin. 25 XTAL Crystal oscillator connection pin (clock input VDD pin). ╢⊢ $1M\Omega$ 5pF -₩ 33Ω 20pF 1MΩ ≩ 10pF 26 SD Station detector pin. 30 INT Test monitor pin. VDD VDD (30)26 27 NC No connection. NC 28 No connection. 29 NC No connection.

| Continu | ed from prec    | ceding page.                              |                                                                                                                                                       |
|---------|-----------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No. | Pin name        | Function                                  | Equivalent circuit                                                                                                                                    |
| 31      | SCL             | Serial data clock input.                  | $\begin{array}{c} V_{\text{DD}} \\ \hline \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\$                                                         |
| 32      | SDA             | Serial data input/ output.                |                                                                                                                                                       |
| 33      | V <sub>DD</sub> | PLL_logic supply voltage pin.             |                                                                                                                                                       |
| 34      | SMETER          | S-meter output.                           | $\begin{array}{c} V_{\text{DD}} \\ \downarrow \\ 34 \\ \hline \\ 500\Omega \\ \hline \\ \end{array}$                                                  |
| 35      | V <sub>DD</sub> | IF supply voltage pin                     |                                                                                                                                                       |
| 36      | LPFO            | Demodulator output<br>(After band limit). | $\begin{array}{c} V_{DD} \\ \downarrow \\ V_{DD} \\ \downarrow \\ \downarrow \\ 4pF \\ 36 \\ \downarrow \\ m \\ m$ |
| 37      | DEMOO           | Demodulator output.                       | $V_{DD}$<br>$V_{DD}$<br>$V_{DD}$<br>20.4pF<br>$18.7k\Omega$<br>$18.7k\Omega$<br>$1pF$ $2k\Omega$<br>m                                                 |
| 38      | LPFI            | Demodulator signal input pin.             | VDD<br>38<br>500Ω<br>100kΩ<br>1pF                                                                                                                     |

| Continu | ied from prec | eding page.                                         |                                                                                                                     |
|---------|---------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| Pin No. | Pin name      | Function                                            | Equivalent circuit                                                                                                  |
| 39      | DEMOC         | Capacitor connection pin for demodulator detection. | $\begin{array}{c} 39 \\ \hline \\ $ |
| 40      | NC            | No connection.                                      |                                                                                                                     |
| 41      | NC            | No connection.                                      |                                                                                                                     |
| 42      | NC            | No connection.                                      |                                                                                                                     |
| 43      | NC            | No connection.                                      |                                                                                                                     |
| 44      | GND           | GND pin.                                            | VSS (Pin_3)<br>VSS (Pin_8)<br>(44<br>VSS (Pin_12)<br>VSS (Pin_17)<br>VSS (Pin_24)                                   |

#### **Communication specification**

Communication specifications are indicated as below:

Serial Interface (I<sup>2</sup>C-bus);

Sending and receiving data through  $I^2C$ -bus that consists of two bus lines of a serial data line (SDA) and a serial clock line (SCL). This bus enables 8-bit bi-directional serial data to transmit at the maximum speed of 400kbits (fast mode). This is not compatible with Hs mode.

#### Terms used in $I^2\!C$

The following terms are used in I<sup>2</sup>C

| Terms       | Description                                                                         |  |
|-------------|-------------------------------------------------------------------------------------|--|
| Transmitter | Device to send data to the bus                                                      |  |
| Receiver    | Device to receive from the bus                                                      |  |
| Master      | Device to start data transmission, generate signal, and terminate data transmission |  |
| Slave       | Device of which address is designated master                                        |  |

#### [Start] and [Stop] conditions

[Start] condition is required at the start of data communication and [Stop] condition at the end of data communication. The condition in which the SDA line changes from [H] to [L] with SCL at [H] is called the [Start] condition. The condition in which the SDA line changes from [L] to [H] with SCL at [H] is called the [Start] condition.



Data transmission

The length of each byte which is output to SDA line is always 8 bits. An acknowledge bit is needed after each byte. Data is transmitted sequentially from the most significant bit (MSB).

During the data transfer, the slave address is transmitted after the [Start] condition (S).

Data transfer is always ended by the [Stop] condition (P) generated by the master.



#### Acknowledge (Receive acknowledge)

When the master generates the acknowledge clock pulse, the transmitter opens the SDA line. (SDA line enters the [H] state.) When the acknowledge clock pulse is in the [H] state, the receiver sets the SDA line to [L] each time it receives one byte (eight bits) data. When the master works as a receiver, the master informs the slave of the end of data by omitting acknowledge at the end of data sent from the slave.



#### Software reset

If the communication is interrupted (microcomputer reset, etc.), it is possible to communicate normally by entering the below signals and resetting the CPU in software.

\*These signal timings restore the communication after its interruption. The register setting is never reset. \*Software reset command is incompatible with  $I^2C$  has format

\*Software reset command is incompatible with I<sup>2</sup>C-bus format.



#### Electrical specification and timing for I/O stages



#### Bus line characteristics

| Characteristic                                    | Symbol | FAST-MC  | DE  | unit | Example at   |
|---------------------------------------------------|--------|----------|-----|------|--------------|
|                                                   |        | min      | max |      | SCL = 100kHz |
| SCL clock frequency                               | fSCL   |          | 400 | kHz  | 100          |
| Fall time of SDA and SCL                          | t1     | 20+0.1Cb | 300 | ns   |              |
| Rise time of SDA and SCL                          | t2     | 20+0.1Cb | 300 | ns   |              |
| SCL "H" time                                      | t3     | 0.6      |     | μS   | 3            |
| SCL "L" time                                      | t4     | 1.3      |     | μS   | 7            |
| [Start] condition holding time                    | t5     | 0.6      |     | μS   | 10           |
| Data holding time for I <sup>2</sup> C bus device | t6     | 0.3      |     | μS   |              |
| Data setup time                                   | t7     | 0.1      |     | μS   | 3            |
| [Stop] condition setup time                       | t8     | 0.6      |     | μS   | 10           |
| Bus free time between [Stop] and [Start]          | t9     | 1.3      |     | μS   | 20           |
| [Start] condition setup time                      | t10    | 0.6      |     | μS   |              |
| Bus line capacitive load                          | Cb     |          | 400 | pF   |              |

Serial interface voltage level

#### VDD: Communication bus voltage

| Characteristic                         | min                | max                | unit |
|----------------------------------------|--------------------|--------------------|------|
| High level input voltage               | 0.7V <sub>DD</sub> | V <sub>DD</sub>    | V    |
| Low level input voltage                | 0.0                | 0.3V <sub>DD</sub> | V    |
| High level output voltage (open drain) | V <sub>DD</sub>    | *2                 | V    |
| Low level output voltage (open drain)  | 0.0                | 0.2V <sub>DD</sub> | V    |

\*2: Output impedance of open drain becomes high at the high level output voltage.

Output voltage equals to  $V_{DD}$  (voltage = $V_{DD}$ ) since drain is pulled up to  $V_{DD}$ .

#### Definition of each bit

1) Slave address

The slave address consists of seven-bit fixed address "1110000" or "1110001", which is unique to a chip, and the eighth-bit data direction bit(R/W). Sending (writing) is processed when the data direction bit is "0", and receiving (reading) is processed when it is "1". The fixed address is set to "1110001" at DEVAR=1 and it is set to "1110000" at DEVAR=0.



| R/W   | BIT |
|-------|-----|
| READ  | 1   |
| WRITE | 0   |

#### 2) Register address

Since the total number of internal register is 34, 2-bit data set on the MSB side becomes invalid. 64 addresses are accepted 6 bits are used, but only 34 registers are used.



#### 3) Register data

Each register data consists of eight bits.

|    | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |    |
|----|----|----|----|----|----|----|----|----|----|
| MS | SB |    |    |    |    |    |    | LS | SΒ |

### Command Format

1) Individual registers data writing



#### 2) Individual registers data reading



#### Register Map 1

| Register |        | value is set by d    |                                                  | sed BIT                                                                        | Read/      | Binary | Hex   |
|----------|--------|----------------------|--------------------------------------------------|--------------------------------------------------------------------------------|------------|--------|-------|
| address  | BIT    | Bit name             | Function                                         | Bit operation                                                                  | Write      | value  | value |
| 00h      | 7      |                      |                                                  |                                                                                | White      | 0      | varue |
|          | 6      | SD_SL[2]             | SD level detection setting                       | 0:DRS0 1:DRS1 2:DRS2 3:DRS3 4:DRS4 5:DRS5 6:DRS6 7:DRS7                        | R/W        | 0      |       |
|          | 5      | SD_SL[1]             |                                                  | 0.5100 1.5101 2.5102 0.5100 4.5104 0.5100 0.5100 1.5101                        | R/W        | 0      |       |
|          |        | 1                    | -                                                |                                                                                | R/W        |        |       |
|          | 4      | SD_SL[0]             |                                                  | 0:15.6mVp-p 1:31.3mVp-p 2:46.9mVp-p 3:62.5mVp-p                                |            | 0      | h'0   |
|          | 3      | DWAG[3]              | Wide band AGC level setting                      | 4:78.1mVp-p 5:93.8mVp-p 6:109.4mVp-p 7:125.0mVp-p                              | R/W        | 0      |       |
|          | 2      | DWAG[2]              | -                                                | 8:140.6mVp-p 9:156.3mVp-p 10:171.9mVp-p 11:187.5mVp-p                          | R/W        | 0      |       |
|          | 1      | DWAG[1]              |                                                  | 12:203.1mVp-p 13:218.8mVp-p 14:234.4mVp-p 15:250mVp-p                          | R/W        | 0      |       |
|          | 0      | DWAG[0]              |                                                  |                                                                                | R/W        | 0      |       |
| )1h      | 7      |                      |                                                  |                                                                                |            | 0      |       |
|          | 6      |                      |                                                  |                                                                                |            | 0      |       |
|          | 5      |                      |                                                  |                                                                                |            | 0      |       |
|          | 4      |                      |                                                  |                                                                                |            | 0      |       |
|          | 3      |                      |                                                  |                                                                                |            | 0      | h'0   |
|          | 2      |                      |                                                  |                                                                                |            | 0      |       |
|          | -      |                      |                                                  |                                                                                |            |        |       |
|          | 1      | IMSD_SL[1]           | Unused                                           |                                                                                |            | 0      |       |
|          | 0      | IMSD_SL[0]           |                                                  |                                                                                |            | 0      |       |
| )2h      | 7      | CLKIN                | XTAL current setting                             | 1:Normal 0:Twice                                                               | R/W        | 1      |       |
|          | 6      | DLOCKSEL             | LOCKDET output waveform selection                | 1:Number of comparing 6 0:Munber of comparing 3                                | R/W        | 0      |       |
|          | 5      | DFSEL[1]             | Phase comparison frequency selection             | 0:100kHz 1:50kHz 2:50kHz 3:25kHz                                               | R/W        | 0      |       |
|          | 4      | DFSEL[0]             |                                                  |                                                                                | R/W        | 1      |       |
|          | 3      | ENPE                 | Entire circuit enable                            | 1:ON 0:OFF (Entire circuit OFF)                                                | R/W        | 1      | h'9   |
|          | 2      | DNGA[2]              | Narrow band AGC level setting                    | 0:35mVp-p 1:111mVp-p 2:187mVp-p 3:263mVp-p                                     | R/W        | 0      | 1     |
|          |        | 1                    | Narrow band AGC level setting                    | 4:339mVp-p 5:415mVp-p 6:491mVp-p 7:567mVp-p                                    |            |        |       |
|          | 1      | DNGA[1]              |                                                  | (When the setting value is ether 0 or 1 and MSK=4%, error is detected in BER.) | R/W        | 0      |       |
|          | 0      | DNGA[0]              |                                                  |                                                                                | R/W        | 1      |       |
| 03h      | 7      | ENCPLEVEL            | Charge pump level comparison selection           | 1:ON 0:OFF                                                                     | R/W        | 1      |       |
|          | 6      | DENPRO               | Program counter enable                           | 1:ON 0:OFF                                                                     | R/W        | 1      |       |
|          | 5      | DENPD                | Phase comparison enable                          | 1:ON 0:OFF                                                                     | R/W        | 1      |       |
|          | 4      | DENCP                | Charge pump enable                               | 1:ON 0:OFF                                                                     | R/W        | 1      |       |
|          | 3      | DENREF               | S-meter enable                                   | 1:ON 0:OFF                                                                     | R/W        | 1      | h'F   |
|          | 2      | DENXTAL              | XTAL enable                                      | 1:ON 0:OFF                                                                     | R/W        | 1      |       |
|          |        |                      |                                                  |                                                                                |            |        |       |
|          | 1      | DEBDEMO              | Demodulator enable                               | 1:ON 0:OFF                                                                     | R/W        | 1      |       |
|          | 0      | ENFST                | Complex BPF block, IF AGC block enable           | 1:ON 0:OFF                                                                     | R/W        | 1      |       |
| 04h      | 7      | DENLEVELDET          | Capacitor bank control circuit enable            | 1:ON 0:OFF                                                                     | R/W        | 0      |       |
|          | 6      | ENRFMIX              | RFMIX enable                                     | 1:ON 0:OFF                                                                     | R/W        | 1      |       |
|          | 5      | ENIFLPF              | IF LPF enable                                    | 1:ON 0:OFF                                                                     | R/W        | 1      |       |
|          | 4      | ENDET                | Wide band AGC, Narrow band AGC block enable      | 1:ON 0:OFF                                                                     | R/W        | 1      |       |
|          | 3      | ENLNA                | LNA block enable                                 | 1:ON 0:OFF                                                                     | R/W        | 1      | h'7   |
|          | 2      | DENSMETER            | Reference counter enable                         | 1:ON 0:OFF                                                                     | R/W        | 1      |       |
|          | 1      | DLOEN                | Local oscillation enable                         | 1:ON 0:OFF                                                                     | R/W        | 1      |       |
|          | 0      | DENPLL               | PLL block enable                                 | 1:ON 0:OFF                                                                     | R/W        | . 1    |       |
|          | 1      | DENPLL               | PLL block enable                                 |                                                                                | R/VV       |        |       |
| )5h      | 7      |                      |                                                  |                                                                                |            | 0      |       |
|          | 6      | -                    |                                                  |                                                                                |            | 0      |       |
|          | 5      |                      |                                                  |                                                                                |            | 0      |       |
|          | 4      |                      |                                                  |                                                                                |            | 0      | h'0   |
|          | 3      |                      |                                                  |                                                                                |            | 0      | 10    |
|          | 2      |                      |                                                  |                                                                                |            | 0      |       |
|          | 1      | DNBAGC               | IF AGC detection selector (Narrow band AGC)      | 1:ON 0:OFF                                                                     | R/W        | 1      | 1     |
|          | 0      | DWBAGC               | RF AGC detection selector (Wide band AGC)        | 1:ON 0:OFF                                                                     | R/W        | . 1    | 1     |
| )Ch      |        |                      | Capacitor band value                             |                                                                                |            |        |       |
| )6h      | 7      | DF0OSC[7]            | Oscillation frequency adjustment for master time |                                                                                | R/W        | 1      |       |
|          | 6      | DF0OSC[6]            | constant setting                                 |                                                                                | R/W        | 0      | 1     |
|          | 5      | DF0OSC[5]            | -                                                |                                                                                | R/W        | 0      |       |
|          | 4      | DF0OSC[4]            |                                                  |                                                                                | R/W        | 0      | h'8   |
|          | 3      | DF0OSC[3]            |                                                  |                                                                                | R/W        | 0      | 18    |
|          | 2      | DF0OSC[2]            |                                                  |                                                                                | R/W        | 0      |       |
|          | 1      | DF0OSC[1]            |                                                  |                                                                                | R/W        | 0      | 1     |
|          | 0      | DF0OSC[0]            | 1                                                |                                                                                | R/W        | 0      | 1     |
|          |        |                      | Capacitor bank value                             |                                                                                |            |        |       |
| 07h      | 7      | DBPFO[7]             | Complex BPF F0 adjustment                        |                                                                                | R/W        | 1      |       |
| )7h      | 6      | DBPFO[6]             | -                                                |                                                                                | R/W        | 0      |       |
| )7h      |        | DBPFO[5]             | -                                                |                                                                                | R/W        | 0      |       |
| )7h      | 5      |                      |                                                  | 1                                                                              | 1          |        | l I   |
| )7h      | 5<br>4 | DBPFO[4]             |                                                  |                                                                                | R/W        | 0      |       |
| 07h      |        | DBPFO[4]<br>DBPFO[3] |                                                  |                                                                                | R/W<br>R/W | 0      | h'8   |
| 17h      | 4      | DBPFO[3]             |                                                  |                                                                                |            |        | h'8   |
| 7h       | 4      | 1                    |                                                  |                                                                                | R/W        | 0      | h'8   |

# Register Map 2 \* HEX value is set by default.

|          | * HEX | value is set by de       | efault. Unuse                                                                                     | ed BIT                                                                 |            |        | 1     |
|----------|-------|--------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------------|--------|-------|
| Register | BIT   | Bit name                 | Function                                                                                          | Bit operation                                                          | Read/      | Binary | Hex   |
| address  |       |                          | Capacitor bank value                                                                              |                                                                        | Write      | value  | value |
| 08h      | 7     | D2BPF[7]                 | 2 <sup>nd</sup> IF BPF f0 adjustment                                                              |                                                                        | R/W        | 1      |       |
|          | 6     | D2BPF[6]                 |                                                                                                   |                                                                        | R/W        | 0      |       |
|          | 5     | D2BPF[5]                 |                                                                                                   |                                                                        | R/W<br>R/W | 0      |       |
|          | 4     | D2BPF[4]                 |                                                                                                   |                                                                        | R/W        | 0      | h'80  |
|          | 2     | D2BPF[3]<br>D2BPF[2]     |                                                                                                   |                                                                        | R/W        | 0      |       |
|          | 1     | D2BPF[1]                 |                                                                                                   |                                                                        | R/W        | 0      |       |
|          | 0     | D2BPF[0]                 |                                                                                                   |                                                                        | R/W        | 0      |       |
| 09h      | 7     |                          |                                                                                                   |                                                                        |            | 0      |       |
|          | 6     |                          |                                                                                                   |                                                                        |            | 0      |       |
|          | 5     | DDEMOG[1]                | DLL demodulator loop gain setting                                                                 |                                                                        | R/W        | 0      |       |
|          | 4     | DDEMOG[0]                |                                                                                                   |                                                                        | R/W        | 1      |       |
|          | 3     | DMONOC[3]                | Mono multi center setting                                                                         |                                                                        | R/W        | 0      | h'17  |
|          | 2     | DMONOC[2]                |                                                                                                   |                                                                        | R/W        | 1      |       |
|          | 1     | DMONOC[1]                |                                                                                                   |                                                                        | R/W        | 1      |       |
|          | 0     | DMONOC[0]                |                                                                                                   |                                                                        | R/W        | 1      |       |
| 0Ah      | 7     |                          |                                                                                                   |                                                                        |            | 0      |       |
|          | 6     |                          |                                                                                                   |                                                                        |            | 0      |       |
|          | 5     |                          |                                                                                                   |                                                                        |            | 0      |       |
|          | 4     |                          |                                                                                                   |                                                                        |            | 0      | h'02  |
|          | 3     |                          |                                                                                                   |                                                                        |            | 0      |       |
|          | 2     |                          |                                                                                                   |                                                                        |            | 0      |       |
|          | 1     | ENIMRSSI                 | XTAL OSC FET size setting                                                                         | 1:Normal 0:Twice                                                       | R/W        | 1      |       |
|          | 0     | DIQC                     | Complex BPF injection changeover                                                                  | 1:lower 0:upper                                                        | R/W        | 0      |       |
| 0Bh      | 7     | DDI (0)                  |                                                                                                   |                                                                        | DAV        | 0      |       |
|          | 6     | DBL[6]                   | IQ balance adjustment                                                                             |                                                                        | R/W        | 1      |       |
|          | 5     | DBL[5]                   |                                                                                                   |                                                                        | R/W<br>R/W | 0<br>0 |       |
|          | 3     | DBL[4]<br>DBL[3]         |                                                                                                   |                                                                        | R/W        | 0      | h'40  |
|          | 2     | DBL[2]                   |                                                                                                   |                                                                        | R/W        | 0      |       |
|          | 1     | DBL[1]                   |                                                                                                   |                                                                        | R/W        | 0      |       |
|          | 0     | DBL[0]                   |                                                                                                   |                                                                        | R/W        | 0      |       |
| 0Ch      | 7     |                          |                                                                                                   |                                                                        |            | 0      |       |
|          | 6     |                          |                                                                                                   |                                                                        |            | 0      |       |
|          | 5     |                          |                                                                                                   |                                                                        |            | 0      |       |
|          | 4     |                          |                                                                                                   |                                                                        |            | 0      |       |
|          | 3     | DCP1REF[3]               | Charge pump output current value setting                                                          | 0:0.1mA 1:0.2mA 2:0.3mA 3:0.4mA 4:0.5mA 5:0.6mA 6:0.7mA                | R/W        | 1      | h'0A  |
|          | 2     | DCP1REF[2]               |                                                                                                   | 7:0.8mA 8:0.9mA A:1mA B:1.1mA C:1.2mA D: unused<br>E: unused F: unused | R/W        | 0      |       |
|          | 1     | DCP1REF[1]               |                                                                                                   |                                                                        | R/W        | 1      |       |
|          | 0     | DCP1REF[0]               |                                                                                                   |                                                                        | R/W        | 0      |       |
| 0Dh      | 7     | DPCNT_L[7]               | N value of frequency divider (low 8 bits)                                                         |                                                                        | R/W        | •      |       |
|          | 6     | DPCNT_L[6]               | N value of frequency divider =<br>((4 × received frequency)±(4 × 1 <sup>st</sup> IF frequency)) / |                                                                        | R/W        | •      |       |
|          | 5     | DPCNT_L[5]               | (4 channel × step frequency)<br>* 1 <sup>st</sup> IF frequency is 1.2MHz                          |                                                                        | R/W        | ·      |       |
|          | 4     | DPCNT_L[4]               |                                                                                                   |                                                                        | R/W        | ·      | h'**  |
|          | 3     | DPCNT_L[3]               |                                                                                                   |                                                                        | R/W        | •      |       |
|          | 2     | DPCNT_L[2]               |                                                                                                   |                                                                        | R/W        | •      |       |
|          | 1     | DPCNT_L[1]               |                                                                                                   |                                                                        | R/W        | ·      |       |
| 0Eh      | 0     | DPCNT_L[0]<br>DPCNT_H[7] | N value of frequency divider (high 8 bits)                                                        |                                                                        | R/W<br>R/W |        |       |
| ULII     | 6     | DPCNT_H[7]<br>DPCNT_H[6] | revalue or nequency divider (nigh 6 Dits)                                                         |                                                                        | R/W        |        |       |
|          | 5     | DPCNT_H[5]               |                                                                                                   |                                                                        | R/W        | •      |       |
|          | 4     | DPCNT_H[4]               |                                                                                                   |                                                                        | R/W        | •      |       |
|          | 3     | DPCNT_H[3]               |                                                                                                   |                                                                        | R/W        | •      | h'**  |
|          | 2     | DPCNT_H[2]               |                                                                                                   |                                                                        | R/W        | •      |       |
|          | 1     | DPCNT_H[1]               |                                                                                                   |                                                                        | R/W        | •      |       |
|          | 0     | DPCNT_H[0]               |                                                                                                   |                                                                        | R/W        | •      |       |
| 0Fh      | 7     | DCBANK_L[7]              | Local oscillator capacitor bank setting (low 8 bits)                                              |                                                                        | R/W        | 0      |       |
|          | 6     | DCBANK_L[6]              |                                                                                                   |                                                                        | R/W        | 0      |       |
|          | 5     | DCBANK_L[5]              |                                                                                                   |                                                                        | R/W        | 0      |       |
|          | 4     | DCBANK_L[4]              |                                                                                                   |                                                                        | R/W        | 0      |       |
|          | 3     | DCBANK_L[3]              |                                                                                                   |                                                                        | R/W        | 0      | h'00  |
|          | 2     | DCBANK_L[2]              |                                                                                                   |                                                                        | R/W        | 0      |       |
|          | 2     |                          |                                                                                                   |                                                                        |            |        |       |
|          | 1     | DCBANK_L[1]              |                                                                                                   |                                                                        | R/W        | 0      |       |

| Register | DIT | Diama                  | <b>5 1</b>                                           | Discourtes                                                                                                  | Read/      | Binary | Hex  |
|----------|-----|------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------|--------|------|
| iddress  | BIT | Bit name               | Function                                             | Bit operation                                                                                               | Write      | value  | valu |
| Dh       | 7   |                        |                                                      |                                                                                                             | -          | 0      |      |
|          | 6   |                        |                                                      |                                                                                                             | -          | 0      |      |
|          | 5   |                        |                                                      |                                                                                                             |            | 0      |      |
|          | 3   |                        |                                                      |                                                                                                             |            | 0      | h'   |
|          | 2   |                        |                                                      |                                                                                                             |            | 0      |      |
|          | 1   |                        |                                                      |                                                                                                             |            | 0      |      |
|          | 0   | DCBANK_H[8]            | Local oscillator capacitor bank setting (high 1 bit) |                                                                                                             | R/W        | 1      |      |
| 11h      | 7   |                        |                                                      |                                                                                                             |            | 0      |      |
|          | 6   |                        |                                                      |                                                                                                             |            | 0      |      |
|          | 5   |                        |                                                      |                                                                                                             |            | 0      |      |
|          | 4   | DCBEN                  | Unused                                               |                                                                                                             |            | 0      | h'C  |
|          | 3   | DLOALC[3]              | Local oscillation level setting                      |                                                                                                             | R/W        | 1      |      |
|          | 2   | DLOALC[2]<br>DLOALC[1] |                                                      |                                                                                                             | R/W<br>R/W | 1      |      |
|          | 0   | DLOALC[0]              |                                                      |                                                                                                             | R/W        | 1      |      |
| 12h      | 7   |                        |                                                      |                                                                                                             |            | 0      |      |
|          | 6   | DENIFCOUNT             | Frequency counter (analog block) enable              | 1:ON 0:OFF                                                                                                  | R/W        | 0      |      |
|          | 5   | DENF0OSC               | f0 detection oscillation circuit enable              | 1:ON 0:OFF                                                                                                  | R/W        | 0      |      |
|          | 4   | DENIFFREQ              | Logic part reference clock enable                    | 1:ON 0:OFF                                                                                                  | R/W        | 0      | h'(  |
|          | 3   |                        |                                                      |                                                                                                             |            | 0      |      |
|          | 2   | DSCTCOUNT[2]           | Count frequency selection                            | 0:unused 1:IF frequency 2:prescaler frequency<br>3:freacaler frequency 4:f0 detection oscillation frequency | R/W        | 0      |      |
|          | 1   | DSCTCOUNT[1]           |                                                      | 5:f0 detection oscillation frequency 6:unused 7:IF frequency                                                | R/W        | 0      |      |
|          | 0   | DSCTCOUNT[0]           |                                                      |                                                                                                             | R/W        | 0      |      |
| 13h      | 7   |                        |                                                      |                                                                                                             |            | 0      |      |
|          | 5   |                        |                                                      |                                                                                                             |            | 0      |      |
|          | 4   |                        |                                                      |                                                                                                             |            | 0      |      |
|          | 3   |                        |                                                      |                                                                                                             |            | 0      | h'(  |
|          | 2   | CTE                    | Counter start trigger                                | 1:ON (frequency counter start) Charge to 0 automatically                                                    | R/W        | 0      |      |
|          | 1   | GT[1]                  | Frequency counter gate time selection                | 0:4ms 1:8ms 2:32ms 3:64ms                                                                                   | R/W        | 0      |      |
|          | 0   | GT[0]                  |                                                      |                                                                                                             | R/W        | 1      |      |
| 14h      | 7   | LOFQ_L[7]              | LO_COUNT value (low 8 bits)                          |                                                                                                             | R          | •      |      |
|          | 6   | LOFQ_L[6]              | Measurement frequency = counter value / GT[ms]       |                                                                                                             | R          | •      |      |
|          | 5   | LOFQ_L[5]              |                                                      |                                                                                                             | R          | ·      |      |
|          | 4   | LOFQ_L[4]              |                                                      |                                                                                                             | R          |        | h'(  |
|          | 3   | LOFQ_L[3]<br>LOFQ_L[2] |                                                      |                                                                                                             | R<br>R     |        |      |
|          | 1   | LOFQ_L[1]              |                                                      |                                                                                                             | R          |        |      |
|          | 0   | LOFQ_L[0]              |                                                      |                                                                                                             | R          | *      |      |
| 15h      | 7   | LOFQ_H[7]              | LO_COUNT value (upper 8 bits)                        |                                                                                                             | R          | •      |      |
|          | 6   | LOFQ_H[6]              |                                                      |                                                                                                             | R          | •      |      |
|          | 5   | LOFQ_H[5]              |                                                      |                                                                                                             | R          | •      |      |
|          | 4   | LOFQ_H[4]              |                                                      |                                                                                                             | R          | •      | h'(  |
|          | 3   | LOFQ_H[3]              |                                                      |                                                                                                             | R          | •      |      |
|          | 2   | LOFQ_H[2]              |                                                      |                                                                                                             | R          | •      |      |
|          | 1   | LOFQ_H[1]              |                                                      |                                                                                                             | R          | •      |      |
| 16h      | 0   | LOFQ_H[0]              |                                                      |                                                                                                             | R          |        |      |
| 1011     | 6   |                        |                                                      |                                                                                                             |            | 0      |      |
|          | 5   | COUNTSEL               |                                                      |                                                                                                             |            | 0      | 1    |
|          | 4   | LOCKDETSEL             |                                                      |                                                                                                             |            | 1      | 1    |
|          | 3   | LOCKDET_DIG            |                                                      |                                                                                                             |            | 0      | h'1  |
|          | 2   | LOCKDET                | LOCK detection                                       | 1:LOCK 0:UNLOCK                                                                                             | R/W        | 0      |      |
|          | 1   | PHLEVEL[1]             | Charge pump voltage level detection                  | 0:less than 0.5V 1:0.5V to 2.8V 2:Unused 3:more than 2.8V                                                   | R/W        | 0      |      |
|          | 0   | PHLEVEL[0]             |                                                      |                                                                                                             | R/W        | 0      |      |
| 17h      | 7   |                        |                                                      |                                                                                                             |            | •      |      |
|          | 6   |                        |                                                      |                                                                                                             |            | •      |      |
|          | 5   |                        |                                                      |                                                                                                             |            | •      |      |
|          | 4   | IMPROVAL               | Report datastion aircuit                             | Ourgest Aurgest concellation                                                                                |            | •      | h'(  |
|          | 3   | IMRSSI[3]<br>IMRSSI[2] | Reset detection circuit                              | 0:reset 1:reset cancellation                                                                                | R          |        |      |
|          | - 4 | 11/11/00/[2]           |                                                      |                                                                                                             | ri –       |        | 1    |
|          | 1   | IMRSSI[1]              |                                                      |                                                                                                             | R          | •      |      |

#### Register Map 4

\* HEX value is set by default.

: Unused BIT

| Register       | BIT    | Bit name                     | Function                                                                        | Bit operation                                           | Read/  | Binary         | Hex   |
|----------------|--------|------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------|--------|----------------|-------|
| address<br>18h | 7      | Dir Harrio                   |                                                                                 |                                                         | Write  | value<br>0     | value |
| 1011           | 6      | DRS[6]                       | S-meter detection level                                                         | Detection range can be changed by setting to DNGA (02h) | R      | *              |       |
|                | 5      | DRS[5]                       |                                                                                 |                                                         | R      | •              |       |
|                | 4      | DRS[4]                       |                                                                                 |                                                         | R      | •              |       |
|                | 3      | DRS[3]                       |                                                                                 |                                                         | R      | •              | h'**  |
|                | 2      | DRS[2]                       |                                                                                 |                                                         | R      | •              |       |
|                | 1      | DRS[1]                       |                                                                                 |                                                         | R      | •              |       |
|                | 0      | DRS[0]                       |                                                                                 |                                                         | R      | •              |       |
| 19h            | 7      | IFCOUNT_L[7]<br>IFCOUNT_L[6] | IF count value (low 8 bits)<br>2 <sup>nd</sup> IF frequency measurement results |                                                         | R      |                |       |
|                | 5      | IFCOUNT_L[5]                 |                                                                                 |                                                         | R      | •              |       |
|                | 4      | IFCOUNT_L[4]                 |                                                                                 |                                                         | R      | •              |       |
|                | 3      | IFCOUNT_L[3]                 |                                                                                 |                                                         | R      | •              | h'**  |
|                | 2      | IFCOUNT_L[2]                 |                                                                                 |                                                         | R      | •              |       |
|                | 1      | IFCOUNT_L[1]                 |                                                                                 |                                                         | R      | •              |       |
|                | 0      | IFCOUNT_L[0]                 |                                                                                 |                                                         | R      | •              |       |
| 1Ah            | 7      | IFCOUNT_H[7]                 | IF count value (high 8 bits)                                                    |                                                         | R      | •              |       |
|                | 6<br>5 | IFCOUNT_H[6]                 |                                                                                 |                                                         | R<br>R |                |       |
|                | 4      | IFCOUNT_H[5]<br>IFCOUNT_H[4] | 1                                                                               |                                                         | R      |                |       |
|                | 3      | IFCOUNT_H[3]                 |                                                                                 |                                                         | R      | •              | h'**  |
|                | 2      | IFCOUNT_H[2]                 |                                                                                 |                                                         | R      | •              |       |
|                | 1      | IFCOUNT_H[1]                 |                                                                                 |                                                         | R      | •              |       |
|                | 0      | IFCOUNT_H[0]                 |                                                                                 |                                                         | R      |                |       |
| 1Bh            | 7      | IMCOUNT_L[7]                 | Unused                                                                          |                                                         | R      | •              |       |
|                |        | IMCOUNT_L[6]                 |                                                                                 |                                                         | R      | *              |       |
|                |        | IMCOUNT_L[5]<br>IMCOUNT_L[4] |                                                                                 |                                                         | R<br>R |                |       |
|                | 3      | IMCOUNT_L[4]                 |                                                                                 |                                                         | R      | •              | h'**  |
|                |        | IMCOUNT_L[2]                 |                                                                                 |                                                         | R      | •              |       |
|                |        | IMCOUNT_L[1]                 |                                                                                 |                                                         | R      | •              |       |
|                | 0      | IMCOUNT_L[0]                 |                                                                                 |                                                         | R      | •              |       |
| 1Ch            | 7      | IMCOUNT_H[7]                 | Unused                                                                          |                                                         | R      | •              |       |
|                |        | IMCOUNT_H[6]                 |                                                                                 |                                                         | R      | *              |       |
|                |        | IMCOUNT_H[5]                 |                                                                                 |                                                         | R      | •              |       |
|                | 4      | IMCOUNT_H[4]<br>IMCOUNT_H[3] |                                                                                 |                                                         | R      |                | h'**  |
|                |        | IMCOUNT_H[2]                 |                                                                                 |                                                         | R      |                |       |
|                | 1      | IMCOUNT_H[1]                 |                                                                                 |                                                         | R      | •              |       |
|                | 0      | IMCOUNT_H[0]                 |                                                                                 |                                                         | R      | •              |       |
| 1Dh            | 7      | F0_L[7]                      | f0 detection oscillation frequency count value (low 8 bits)                     |                                                         | R      | •              |       |
|                |        | F0_L[6]                      | Frequency measurement result for master time constant setting                   |                                                         | R      | •              |       |
|                |        | F0_L[5]                      |                                                                                 |                                                         | R      | ·              |       |
|                |        | F0_L[4]                      | •                                                                               |                                                         | R      | •              | h'**  |
|                | 3      | F0_L[3]<br>F0_L[2]           | 4                                                                               |                                                         | R<br>R | •              |       |
|                |        | F0_L[2]<br>F0_L[1]           | •                                                                               |                                                         | R      |                |       |
|                | 0      | F0_L[0]                      |                                                                                 |                                                         | R      | •              |       |
| 1Eh            |        | F0_H[7]                      | f0 detection oscillation frequency count value (high 8                          |                                                         | R      | •              |       |
|                |        | F0_H[6]                      | bits)                                                                           |                                                         | R      | *              |       |
|                | 5      | F0_H[5]                      |                                                                                 |                                                         | R      | •              |       |
|                |        | F0_H[4]                      |                                                                                 |                                                         | R      | *              | h'**  |
|                |        | F0_H[3]                      | •                                                                               |                                                         | R      | ·              |       |
|                | 2      | F0_H[2]                      | •                                                                               |                                                         | R      | •              |       |
|                | 0      | F0_H[1]<br>F0_H[0]           | 1                                                                               |                                                         | R      | •              |       |
| 1Fh            | 7      | ×                            |                                                                                 |                                                         |        | 0              |       |
|                | 6      |                              |                                                                                 |                                                         |        | 0              |       |
|                | 5      |                              |                                                                                 |                                                         |        | 0              |       |
|                | 4      |                              |                                                                                 |                                                         |        | 0              | h'02  |
|                | 3      |                              |                                                                                 |                                                         |        | 0              | 11 02 |
|                | 2      | DOUTSEL                      | Register for TEST                                                               |                                                         | R/W    | 0              |       |
|                | 1      | DCNTEST                      | Register for TEST                                                               |                                                         | R/W    | 1              |       |
| L              | 0      | DOUTTEST                     | Register for TEST                                                               |                                                         | R/W    | 0<br>ued on ne |       |

#### Continued from preceding page.

| Register |     | -           |                                                                                   |                                                                                                         | Read/ | Binary | Hex   |
|----------|-----|-------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------|--------|-------|
| address  | BIT | Bit name    | Function                                                                          | Bit operation                                                                                           | Write | value  | value |
| 20h      | 7   |             |                                                                                   |                                                                                                         |       | 0      |       |
|          | 6   | ERR2        | Local oscillator capacitor bank control error flag 2                              |                                                                                                         | R/W   | 0      |       |
|          | 5   | ERR1        | Local oscillator capacitor bank control error flag 1                              |                                                                                                         | R/W   | 0      |       |
|          | 4   | DCOSEL2     | Local oscillator capacitor bank value changeover                                  | 1:cap bank control value 0:I <sup>2</sup> C input value                                                 | R/W   | 0      |       |
|          | 3   | DCOSEL1     | Local oscillator capacitor bank control process<br>changeover                     | 1:correcting process after sequential comparison<br>0:No correcting process after sequential comparison | R/W   | 1      | h'0A  |
|          | 2   | DCOSEL0     | Local oscillator capacitor bank control process<br>changeover (micro alignment)   | 1:micro adjustment process 0:No micro adjustment process                                                | R/W   | 0      |       |
|          | 1   | DWAITSEL[1] | PLL operation check wait time after local oscillator<br>capacitor bank adjustment | 0:200µs 1:400µs 2:800µs 3:1600µs                                                                        | R/W   | 1      |       |
|          | 0   | DWAITSEL[0] | capacitor bank adjustment                                                         |                                                                                                         | R/W   | 0      |       |
| 21h      | 7   |             |                                                                                   |                                                                                                         |       | 0      |       |
|          | 6   |             |                                                                                   |                                                                                                         |       | 0      |       |
|          | 5   | DENINT      | Register for TEST                                                                 |                                                                                                         | R/W   | 0      |       |
|          | 4   | MASKSEL     | Register for TEST                                                                 |                                                                                                         | R/W   | 0      |       |
|          | 3   | LOSEL       | Register for TEST                                                                 |                                                                                                         | R/W   | 1      | h'0A  |
|          | 2   | INTPH       | Register for TEST                                                                 |                                                                                                         | R/W   | 0      |       |
|          | 1   | INTIM       | Register for TEST                                                                 |                                                                                                         | R/W   | 1      |       |
|          | 0   | INTLO       | Register for TEST                                                                 |                                                                                                         | R/W   | 0      |       |
| 22h      | 7   | TESTSEL[2]  | Register for TEST                                                                 |                                                                                                         | R/W   | 0      |       |
|          | 6   | TESTSEL[1]  | Register for TEST                                                                 |                                                                                                         | R/W   | 0      |       |
|          | 5   | TESTSEL[0]  | Register for TEST                                                                 |                                                                                                         | R/W   | 0      |       |
|          | 4   | DSW         | PLL loop filter ON/OFF                                                            | 1:ON 0:OFF                                                                                              | R/W   | 1      |       |
|          | 3   | TIMESEL2[1] | Local oscillator capacitor bank control correcting circuit                        | 0:200µs 1:400µs 2:800µs 3:1600µs                                                                        | R/W   | 0      | h'15  |
|          | 2   | TIMESEL2[0] | operation clock setting                                                           |                                                                                                         | R/W   | 1      |       |
|          | 1   | TIMESEL[1]  | Local oscillator capacitor bank control sequential                                | 0:10µs 1:20µs 2:40µs 3:80µs                                                                             | R/W   | 0      |       |
|          | 0   | TIMESEL[0]  | comparison control operation clock setting                                        |                                                                                                         | R/W   | 1      |       |

#### SD pin specification

#### SD voltage level V<sub>DD</sub>: supply voltage

| item                      | min                  | max             | unit |
|---------------------------|----------------------|-----------------|------|
| High level output voltage | V <sub>DD</sub> -0.8 | V <sub>DD</sub> | v    |
| Low level output voltage  | 0                    | 0.4             | v    |

- SANYO Semiconductor Co.,Ltd. assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein.
- SANYO Semiconductor Co.,Ltd. strives to supply high-quality high-reliability products, however, any and all semiconductor products fail or malfunction with some probability. It is possible that these probabilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor Co.,Ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of SANYO Semiconductor Co.,Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor Co.,Ltd. product that you intend to use.
- Upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of SANYO Semiconductor Co.,Ltd. or any third party. SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellectual property rights which has resulted from the use of the technical information and products mentioned above.

This catalog provides information as of October, 2011. Specifications and information herein are subject to change without notice.