

www.ti.com

SNLS231N - SEPTEMBER 2006-REVISED MARCH 2013

# DS90UR124Q DS90UR241Q 5-43 MHz DC-Balanced 24-Bit FPD-Link II Serializer and **Deserializer Chipset**

Check for Samples: DS90UR124Q, DS90UR241Q

# **FEATURES**

- Supports Displays with 18-bit Color Depth
- 5MHz to 43MHz Pixel Clock
- Automotive Grade Product AEC-Q100 Grade 2 Qualified
- 24:1 Interface Compression
- Embedded Clock with DC Balancing Supports AC-coupled Data Transmission
- Capable to Drive up to 10 Meters Shielded **Twisted-pair Cable**
- No Reference Clock Required (Deserializer)
- Meets ISO 10605 ESD Greater than 8 kV HBM ESD Structure
- Hot Plug Support
- **EMI Reduction Serializer Accepts Spread** Spectrum Input; Data randomization and shuffling on serial link; Deserializer provides Adjustable PTO (progressive turn-on) LVCMOS outputs
- @Speed BIST (built-in self test) to validate LVDS transmission path
- Individual power-down controls for both • **Transmitter and Receiver**
- Power supply range  $3.3V \pm 10\%$
- 48-pin TQFP package for Transmitter and 64pin TQFP package for Receiver
- Temperature range -40°C to +105°C
- **Backward Compatible Mode with** DS90C241/DS90C124

# APPLICATIONS

- **Automotive Central Information Display** ٠
- Automotive Instrument Cluster Display
- **Automotive Heads-Up Display**
- Remote Camera-based Driver Assistance Systems

# DESCRIPTION

The DS90UR241/124 Chipset translates a 24-bit parallel bus into a fully transparent data/control FPD-Link II LVDS serial stream with embedded clock information. This chipset is ideally suited for driving graphical data to displays requiring 18-bit color depth RGB666 + HS, VS, DE + 3 additional general purpose data channels. This single serial stream simplifies transferring a 24-bit bus over PCB traces and cable by eliminating the skew problems between parallel data and clock paths. It saves system cost by narrowing data paths that in turn reduce PCB layers, cable width, and connector size and pins.

The DS90UR241/124 incorporates FPD-Link II LVDS signaling on the high-speed I/O. FPD-Link II LVDS provides a low power and low noise environment for reliably transferring data over a serial transmission path. By optimizing the Serializer output edge rate for the operating frequency range EMI is further reduced.

In addition, the device features pre-emphasis to boost signals over longer distances using lossy cables. Internal DC balanced encoding/decoding is used to support AC-Coupled interconnects. Using Tľs proprietary random lock, the Serializer's parallel data are randomized to the Deserializer without the need of REFCLK.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



www.ti.com

SNLS231N-SEPTEMBER 2006-REVISED MARCH 2013

# **Applications Diagram**



# **Block Diagram**





www.ti.com

# Absolute Maximum Ratings<sup>(1)(2)</sup>

| Supply Voltage (V <sub>DD</sub> ) |                      |                                                        |                                       |                                         | -0.3V to +4V                     |
|-----------------------------------|----------------------|--------------------------------------------------------|---------------------------------------|-----------------------------------------|----------------------------------|
| LVCMOS Input Voltage              |                      |                                                        | -0.3V to (V <sub>DD</sub> +0.3V       |                                         |                                  |
| LVCMOS Output Volt                | age                  |                                                        |                                       |                                         | -0.3V to (V <sub>DD</sub> +0.3V) |
| LVDS Receiver Input               | Voltage              |                                                        |                                       |                                         | -0.3V to +3.9V                   |
| LVDS Driver Output                | /oltage              |                                                        |                                       |                                         | -0.3V to +3.9V                   |
| LVDS Output Short C               | ircuit Duration      |                                                        |                                       |                                         | 10 ms                            |
| Junction Temperature              | e                    |                                                        |                                       |                                         | +150°C                           |
| Storage Temperature               | 1                    |                                                        |                                       |                                         | −65°C to +150°C                  |
| Lead Temperature (S               | oldering, 4 seconds) |                                                        |                                       |                                         | +260°C                           |
|                                   |                      | DS90UR241 - 48L<br>TQFP                                | $\theta_{JA}$                         | 45.8 (4L); 75.4 (2L)°C/W <sup>(3)</sup> |                                  |
| Maximum Package                   | Dookogo Do rotingi   |                                                        | θ <sub>JC</sub>                       | 21.0°C/W                                | 1/θ <sub>JA</sub> °C/W above     |
| Power Dissipation<br>Capacity     | Package De-rating:   | DS90UR124 - 64L                                        | $\theta_{JA}$                         | 42.8 (4L); 67.2 (2L)°C/W <sup>(3)</sup> | +25°C                            |
|                                   |                      | TQFP                                                   | θ <sub>JC</sub>                       | 14.6°C/W                                |                                  |
| ESD Rating (HBM)                  |                      |                                                        |                                       |                                         | ≥±8 kV                           |
|                                   |                      | Contact Discharge (D                                   | <sub>OUT+</sub> , D <sub>OUT-</sub> ) | ±10 kV                                  |                                  |
| ESD Rating (ISO10605)             |                      | Air Discharge (D <sub>OUT+</sub> , D <sub>OUT-</sub> ) |                                       | ±30 kV                                  | $R_{D} = 2 k\Omega, C_{S} = 330$ |
|                                   |                      | Contact Discharge (R                                   | <sub>IN+</sub> , R <sub>IN</sub> -)   | ±10 kV                                  | pF                               |
|                                   |                      | Air Discharge (R <sub>IN+</sub> , F                    | R <sub>IN-</sub> )                    | ±30 kV                                  |                                  |

(1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3)  $4\dot{L} = 4$  layer PCB per JEDEC specification, 2L = 2 layer PCB per JEDEC specification.

# **Recommended Operating Conditions**

|                                                  | Min | Nom | Max  | Units             |
|--------------------------------------------------|-----|-----|------|-------------------|
| Supply Voltage (V <sub>DD</sub> )                | 3.0 | 3.3 | 3.6  | V                 |
| Operating Free Air Temperature (T <sub>A</sub> ) | -40 | +25 | +105 | °C                |
| Clock Rate                                       | 5   |     | 43   | MHz               |
| Supply Noise                                     |     |     | ±100 | mV <sub>P-P</sub> |

www.ti.com

**ISTRUMENTS** 

ÈXAS

# ELECTRICAL CHARACTERISTICS<sup>(1)(2)(3)</sup>

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol          | Parameter                                         | Conditi                                                                              | ons        | Pin/Freq.                                                                                                                          | Min  | Тур  | Max      | Unit |
|-----------------|---------------------------------------------------|--------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|------|
| LVCMO           | S DC SPECIFICATIONS                               |                                                                                      |            |                                                                                                                                    |      |      |          |      |
| VIH             | High Level Input Voltage                          |                                                                                      |            | Tx: D <sub>IN</sub> [0:23], TCLK,                                                                                                  | 2.0  |      | $V_{DD}$ | V    |
| VIL             | Low Level Input Voltage                           |                                                                                      |            | TPWDNB, DEN, TRFB,<br>RAOFF, VODSEL, RES0.                                                                                         | GND  |      | 0.8      | V    |
| V <sub>CL</sub> | Input Clamp Voltage                               | I <sub>CL</sub> = −18 mA                                                             |            | Rx: RPWDNB, RRFB, REN,<br>PTOSEL, BISTEN, BISTM,<br>SLEW, RES0.                                                                    |      | -0.8 | -1.5     | V    |
| I <sub>IN</sub> | Input Current                                     | V <sub>IN</sub> = 0V or 3.6V                                                         |            | Tx: D <sub>IN</sub> [0:23], TCLK,<br>TPWDNB, DEN, TRFB,<br>RAOFF, RES0.<br>Rx: RRFB, REN, PTOSEL,<br>BISTEN, BISTM, SLEW,<br>RES0. | -10  | ±2   | +10      | μΑ   |
|                 |                                                   |                                                                                      |            | Rx: RPWDNB                                                                                                                         | -20  | ±5   | +20      | μA   |
| V <sub>OH</sub> | High Level Output<br>Voltage                      | $I_{OH} = -2 \text{ mA}, \text{ SLEW} =$<br>$I_{OH} = -4 \text{ mA}, \text{ SLEW} =$ | L<br>H     | <b>Rx:</b> R <sub>OUT</sub> [0:23], RCLK, LOCK, PASS.                                                                              | 2.3  | 3.0  | $V_{DD}$ | V    |
| V <sub>OL</sub> | Low Level Output<br>Voltage                       | $I_{OL}$ = +2 mA, SLEW =<br>$I_{OL}$ = +4 mA, SLEW =                                 |            |                                                                                                                                    | GND  | 0.33 | 0.5      | V    |
| I <sub>OS</sub> | Output Short Circuit<br>Current                   | $V_{OUT} = 0V$                                                                       |            |                                                                                                                                    | -40  | -70  | -110     | mA   |
| I <sub>OZ</sub> | TRI-STATE Output<br>Current                       | RPWDNB, REN = 0V,<br>$V_{OUT} = 0V$ or $V_{DD}$                                      |            | <b>Rx:</b> R <sub>OUT</sub> [0:23], RCLK, LOCK, PASS.                                                                              | -30  | ±0.4 | +30      | μA   |
| LVDS D          | C SPECIFICATIONS                                  |                                                                                      |            |                                                                                                                                    |      |      |          |      |
| $V_{\text{TH}}$ | Differential Threshold<br>High Voltage            | V <sub>CM</sub> = +1.8V                                                              |            | <b>Rx:</b> R <sub>IN+</sub> , R <sub>IN-</sub>                                                                                     |      |      | +50      | mV   |
| $V_{TL}$        | Differential Threshold<br>Low Voltage             |                                                                                      |            |                                                                                                                                    | -50  |      |          | mV   |
| I <sub>IN</sub> | Input Current                                     | V <sub>IN</sub> = +2.4V, V <sub>DD</sub> = 3.6                                       | V          | _                                                                                                                                  |      | ±100 | ±250     | μA   |
|                 |                                                   | V <sub>IN</sub> = 0V, V <sub>DD</sub> = 3.6V                                         |            | _                                                                                                                                  |      | ±100 | ±250     | μA   |
| V <sub>OD</sub> | Output Differential                               | $R_L = 100\Omega$ , w/o pre-                                                         | VODSEL = L | Tx: D <sub>OUT+</sub> , D <sub>OUT-</sub>                                                                                          | 380  | 500  | 630      |      |
|                 | Voltage (D <sub>OUT+</sub> )–(D <sub>OUT-</sub> ) | emphasis Figure 10                                                                   | VODSEL = H | _                                                                                                                                  | 500  | 900  | 1100     | mV   |
| $\Delta V_{OD}$ | Output Differential                               | $R_L = 100\Omega$ ,                                                                  | VODSEL = L | _                                                                                                                                  |      | 4    | 50       |      |
|                 | Voltage Unbalance                                 | w/o pre-emphasis                                                                     | VODSEL = H |                                                                                                                                    |      | 1    | 50       | mV   |
| V <sub>OS</sub> | Offset Voltage                                    | R <sub>L</sub> = 100Ω,                                                               | VODSEL = L |                                                                                                                                    | 1.00 | 1.05 | 1 50     | V    |
|                 |                                                   | w/o pre-emphasis                                                                     | VODSEL = H |                                                                                                                                    | 1.00 | 1.25 | 1.50     | V    |
| $\Delta V_{OS}$ | Offset Voltage                                    | R <sub>L</sub> = 100Ω,                                                               | VODSEL = L |                                                                                                                                    |      | 2    | 50       |      |
|                 | Unbalance                                         | w/o pre-emphasis                                                                     | VODSEL = H |                                                                                                                                    |      | 3    | 50       | mV   |
| I <sub>OS</sub> | Output Short Circuit                              | $D_{OUT} = 0V, D_{IN} = H,$                                                          | VODSEL = L |                                                                                                                                    | -2.0 | -5.0 | -8.0     | m۸   |
|                 | Current                                           | TPWDNB = 2.4V                                                                        | VODSEL = H |                                                                                                                                    | -4.5 | -7.9 | -14.0    | mA   |
| I <sub>OZ</sub> | TRI-STATE Output<br>Current                       | TPWDNB = 0V,<br>D <sub>OUT</sub> = 0V OR V <sub>DD</sub>                             |            |                                                                                                                                    | -15  | ±1   | +15      | μA   |
|                 |                                                   | TPWDNB = 2.4V, DEN<br>$D_{OUT} = 0V \text{ OR } V_{DD}$                              | I = 0V     |                                                                                                                                    | -15  | ±1   | +15      | μA   |
|                 |                                                   | TPWDNB = 2.4V, DEN<br>D <sub>OUT</sub> = 0V OR V <sub>DD</sub><br>NO LOCK (NO TCLK)  | ,          |                                                                                                                                    | -15  | ±1   | +15      | μA   |

(1) The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not guaranteed.

(2) Typical values represent most likely parametric norms at V<sub>DD</sub> = 3.3V, Ta = +25 degC, and at the Recommended Operation Conditions at the time of product characterization and are not guaranteed.

(3) Current into device pins is defined as positive. Current out of a device pin is defined as negative. Voltages are referenced to ground except VOD, ΔVOD, VTH and VTL which are differential voltages.

Copyright © 2006–2013, Texas Instruments Incorporated

RUMENTS

SNLS231N-SEPTEMBER 2006-REVISED MARCH 2013

#### www.ti.com

# ELECTRICAL CHARACTERISTICS<sup>(1)(2)(3)</sup> (continued)

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol            | Parameter                                                       | Conditions                                                                                                                | Pin/Freq.                                                                        | Min | Тур | Max | Unit |
|-------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----|-----|-----|------|
| SER/DE            | S SUPPLY CURRENT (D)                                            | /DD*, PVDD* AND AVDD* PINS) *DIGITAL                                                                                      | , PLL, AND ANALOG VDDS                                                           |     |     |     |      |
| I <sub>DDT</sub>  | Serializer<br>Total Supply Current<br>(includes load current)   | $R_L = 100\Omega$ , PRE = OFF,<br>RAOFF = H, VODSEL = L                                                                   | f = 43 MHz,<br>CHECKER BOARD Pattern<br>Figure 1 <sup>(4)</sup>                  |     | 60  | 85  | mA   |
|                   |                                                                 | $R_L$ = 100Ω, PRE = 12 kΩ,<br>RAOFF = H, VODSEL = L                                                                       |                                                                                  |     | 65  | 90  | mA   |
|                   |                                                                 | $R_L = 100\Omega$ , PRE = OFF,<br>RAOFF = H, VODSEL = H                                                                   | f = 43 MHz,<br>RANDOM pattern                                                    |     | 66  | 90  | mA   |
| I <sub>DDTZ</sub> | Serializer<br>Supply Current Power-<br>down                     | TPWDNB = 0V<br>(All other LVCMOS Inputs = 0V)                                                                             |                                                                                  |     |     | 45  | μA   |
| I <sub>DDR</sub>  | Deserializer<br>Total Supply Current<br>(includes load current) | C <sub>L</sub> = 4 pF,<br>SLEW = H                                                                                        | f = 43 MHz,<br>CHECKER BOARD<br>Pattern LVCMOS Output<br>Figure 2 <sup>(4)</sup> |     | 85  | 105 | mA   |
|                   |                                                                 | C <sub>L</sub> = 4 pF,<br>SLEW = H                                                                                        | f = 43 MHz,<br>RANDOM pattern<br>LVCMOS Output                                   |     | 80  | 100 | mA   |
| I <sub>DDRZ</sub> | Deserializer<br>Supply Current Power-<br>down                   | $\label{eq:RPWDNB} \begin{array}{l} RPWDNB = 0V \\ (All other LVCMOS Inputs = 0V, \\ R_{IN+} / R_{IN-} = 0V) \end{array}$ |                                                                                  |     |     | 50  | μA   |

(4) Figure 1, Figure 2, Figure 8, Figure 12 and Figure 14 show a falling edge data strobe (TCLK IN/RCLK OUT).

# Serializer Input Timing Requirements for TCLK

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol            | Parameter                  | Conditions              | Min   | Тур  | Max  | Units |
|-------------------|----------------------------|-------------------------|-------|------|------|-------|
| t <sub>TCP</sub>  | Transmit Clock Period      | Figure 5 <sup>(1)</sup> | 23.25 | Т    | 200  | ns    |
| t <sub>TCIH</sub> | Transmit Clock High Time   |                         | 0.3T  | 0.5T | 0.7T | ns    |
| t <sub>TCIL</sub> | Transmit Clock Low Time    |                         | 0.3T  | 0.5T | 0.7T | ns    |
| t <sub>CLKT</sub> | TCLK Input Transition Time | Figure 4 <sup>(2)</sup> |       | 2.5  |      | ns    |
| t <sub>JIT</sub>  | TCLK Input Jitter          | $f = 43MHz^{(3)}$       |       |      | ±100 | ps    |
|                   |                            | f = 33MHz               |       |      | ±130 | ps    |

(1) Figure 5, Figure 15 and Figure 16 show a rising edge data strobe (TCLK IN/RCLK OUT).

(2) Specification is guaranteed by characterization and is not tested in production.
 (3) t<sub>JIT</sub> (@BER of 10e-9) specifies the allowable jitter on TCLK. t<sub>JIT</sub> not included in TxOUT\_E\_O parameter.

EXAS ISTRUMENTS

www.ti.com

# Serializer Switching Characteristics

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol            | Parameter                                            | Conditions                                                                                                                       | Min    | Тур  | Max     | Units |
|-------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------|------|---------|-------|
| t <sub>LLHT</sub> | LVDS Low-to-High Transition Time                     | $R_L = 100\Omega$ , VODSEL = L,                                                                                                  |        | 245  | 550     | ps    |
| t <sub>LHLT</sub> | LVDS High-to-Low Transition Time                     | $C_{L} = 10 \text{ pF to GND, Figure 3}$                                                                                         |        | 264  | 550     | ps    |
| t <sub>DIS</sub>  | D <sub>IN</sub> (0:23) Setup to TCLK                 | $R_{L} = 100\Omega$ , $C_{L} = 10 \text{ pF to GND}^{(1)}$                                                                       | 4      |      |         | ns    |
| t <sub>DIH</sub>  | D <sub>IN</sub> (0:23) Hold from TCLK                | Figure 5 <sup>(2)</sup>                                                                                                          | 4      |      |         | ns    |
| t <sub>HZD</sub>  | D <sub>OUT</sub> ± HIGH to TRI-STATE Delay           | $R_{L} = 100\Omega,$ (2)                                                                                                         |        | 10   | 15      | ns    |
| t <sub>LZD</sub>  | D <sub>OUT</sub> ± LOW to TRI-STATE Delay            | $C_{L} = 10 \text{ pF to GND}^{(3)}$<br>Figure 6                                                                                 |        | 10   | 15      | ns    |
| t <sub>ZHD</sub>  | D <sub>OUT</sub> ± TRI-STATE to HIGH Delay           |                                                                                                                                  |        | 75   | 150     | ns    |
| t <sub>ZLD</sub>  | D <sub>OUT</sub> ± TRI-STATE to LOW Delay            | _                                                                                                                                |        | 75   | 150     | ns    |
| t <sub>PLD</sub>  | Serializer PLL Lock Time                             | $R_L = 100\Omega$                                                                                                                |        |      | 10      | ms    |
| t <sub>SD</sub>   | Serializer Delay                                     | $\label{eq:rescaled} \begin{array}{l} R_{L} = 100\Omega, \ PRE = OFF, \\ RAOFF = L, \ TRFB = H, \\ Figure \ 8^{(4)} \end{array}$ | 3.5T+2 |      | 3.5T+10 | ns    |
|                   |                                                      | $R_L = 100\Omega$ , PRE = OFF,<br>RAOFF = L, TRFB = L,<br>Figure 8 <sup>(4)</sup>                                                | 3.5T+2 |      | 3.5T+10 | ns    |
| TxOUT_E_O         | TxOUT_Eye_Opening.<br>TxOUT_E_O centered on (tBIT/)2 | 5 MHz–43 MHz,<br>R <sub>L</sub> = 100Ω, C <sub>L</sub> = 10 pF to GND,<br>RANDOM pattern <sup>(5)(6)(7)</sup><br>Figure 9        | 0.76   | 0.84 |         | UI    |

(1) Specification is guaranteed by characterization and is not tested in production.

Figure 5, Figure 15 and Figure 16 show a rising edge data strobe (TCLK IN/RCLK OUT). (2)

When the Serializer output is at TRI-STATE the Deserializer will lose PLL lock. Resynchronization MUST occur before data transfer. (3)

(4) Figure 1, Figure 2, Figure 8, Figure 12 and Figure 14 show a falling edge data strobe (TCLK IN/RCLK OUT).
 (5) t<sub>JIT</sub> (@BER of 10e-9) specifies the allowable jitter on TCLK. t<sub>JIT</sub> not included in TxOUT\_E\_O parameter.

UI - Unit Interval, equivalent to one ideal serialized data bit width. The UI scales with frequency. (6)

(7) TxOUT\_E\_O is affected by pre-emphasis value.

6



www.ti.com

# **Deserializer Switching Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol           | Parameter                                                         | Conditions                                          | Pin/Freq.                              | Min                         | Тур                          | Max               | Units |
|------------------|-------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------|-----------------------------|------------------------------|-------------------|-------|
| t <sub>RCP</sub> | Receiver out Clock Period                                         | t <sub>RCP</sub> = t <sub>TCP</sub> ,<br>PTOSEL = H | RCLK<br>Figure 15 <sup>(1)</sup>       | 23.25                       | т                            | 200               | ns    |
| t <sub>RDC</sub> | RCLK Duty Cycle                                                   | PTOSEL = H,<br>SLEW = L                             |                                        | 45                          | 50                           | 55                | %     |
| t <sub>CLH</sub> | LV <b>C</b> MOS Low-to- <b>H</b> igh<br>Transition Time           | $C_L = 4 \text{ pF}$<br>(lumped load),              | R <sub>OUT</sub> [0:23],<br>RCLK, LOCK |                             | 1.5                          | 2.5               | ns    |
| t <sub>CHL</sub> | LV <b>C</b> MOS <b>H</b> igh-to-Low<br>Transition Time            | SLEW = H <sup>(2)(1)</sup>                          |                                        |                             | 1.5                          | 2.5               | ns    |
| t <sub>CLH</sub> | LV <b>C</b> MOS Low-to- <b>H</b> igh<br>Transition Time           | $C_L = 4 \text{ pF}$<br>(lumped load),              | R <sub>OUT</sub> [0:23],<br>RCLK, LOCK |                             | 2.0                          | 3.5               | ns    |
| t <sub>CHL</sub> | LV <b>C</b> MOS <b>H</b> igh-to-Low<br>Transition Time            | $SLEW = L^{(2)(1)}$                                 |                                        |                             | 2.0                          | 3.5               | ns    |
| t <sub>ROS</sub> | R <sub>OUT</sub> (0:7) Setup Data to<br>RCLK (Group 1)            | PTOSEL = L,<br>SLEW = H,                            | R <sub>OUT</sub> [0:7]                 | (0.35)*<br>t <sub>RCP</sub> | (0.5*t <sub>RCP</sub> )–3 UI |                   | ns    |
| t <sub>ROH</sub> | R <sub>OUT</sub> (0:7) Hold Data to RCLK (Group 1)                | Figure 16 <sup>(1)</sup>                            |                                        | (0.35)*<br>t <sub>RCP</sub> | (0.5*t <sub>RCP</sub> )–3 UI |                   | ns    |
| t <sub>ROS</sub> | R <sub>OUT</sub> (8:15) Setup Data to<br>RCLK (Group 2)           | PTOSEL = L,<br>SLEW = H,                            | R <sub>OUT</sub> [8:15],<br>LOCK       | (0.35)*<br>t <sub>RCP</sub> | (0.5*t <sub>RCP</sub> )–3 UI |                   | ns    |
| t <sub>ROH</sub> | R <sub>OUT</sub> (8:15) Hold Data to<br>RCLK (Group 2)            | Figure 16 <sup>(1)</sup>                            |                                        | (0.35)*<br>t <sub>RCP</sub> | (0.5*t <sub>RCP</sub> )–3 UI |                   | ns    |
| t <sub>ROS</sub> | R <sub>OUT</sub> (16:23) Setup Data to<br>RCLK (Group 3)          | *                                                   | R <sub>OUT</sub> [16:23]               | (0.35)*<br>t <sub>RCP</sub> | (0.5*t <sub>RCP</sub> )–3 UI |                   | ns    |
| t <sub>ROH</sub> | R <sub>OUT</sub> (16:23) Setup Data to<br>RCLK (Group 3)          | *                                                   |                                        | (0.35)*<br>t <sub>RCP</sub> | (0.5*t <sub>RCP</sub> )–3 UI |                   | ns    |
| t <sub>ROS</sub> | R <sub>OUT</sub> (0:7) Setup Data to<br>RCLK (Group 1)            | PTOSEL = H,<br>SLEW = H,                            | R <sub>OUT</sub> [0:7]                 | (0.35)*<br>t <sub>RCP</sub> | (0.5*t <sub>RCP</sub> )–2 UI |                   | ns    |
| t <sub>ROH</sub> | <b>R</b> <sub>OUT</sub> (0:7) <b>H</b> old Data to RCLK (Group 1) | Figure 15 <sup>(1)</sup>                            |                                        | (0.35)*<br>t <sub>RCP</sub> | (0.5*t <sub>RCP</sub> )+2 UI |                   | ns    |
| t <sub>ROS</sub> | R <sub>OUT</sub> (8:15) Setup Data to<br>RCLK (Group 2)           | *                                                   | R <sub>OUT</sub> [8:15],<br>LOCK       | (0.35)*<br>t <sub>RCP</sub> | (0.5*t <sub>RCP</sub> )−1 UI |                   | ns    |
| t <sub>ROH</sub> | R <sub>OUT</sub> (8:15) Hold Data to<br>RCLK (Group 2)            | *                                                   |                                        | (0.35)*<br>t <sub>RCP</sub> | (0.5*t <sub>RCP</sub> )+1 UI |                   | ns    |
| t <sub>ROS</sub> | R <sub>OUT</sub> (16:23) Setup Data to<br>RCLK (Group 3)          | *                                                   | R <sub>OUT</sub> [16:23]               | (0.35)*<br>t <sub>RCP</sub> | (0.5*t <sub>RCP</sub> )+1 UI |                   | ns    |
| t <sub>ROH</sub> | R <sub>OUT</sub> (16:23) Setup Data to<br>RCLK (Group 3)          | *                                                   |                                        | (0.35)*<br>t <sub>RCP</sub> | (0.5*t <sub>RCP</sub> )–1 UI |                   | ns    |
| t <sub>HZR</sub> | HIGH to TRI-STATE Delay                                           | PTOSEL = H,                                         | R <sub>OUT</sub> [0:23],               |                             | 3                            | 10                | ns    |
| t <sub>LZR</sub> | LOW to TRI-STATE Delay                                            | Figure 14 <sup>(3)</sup>                            | RČLK, LOCK                             |                             | 3                            | 10                | ns    |
| t <sub>ZHR</sub> | TRI-STATE to HIGH Delay                                           | +                                                   |                                        |                             | 3                            | 10                | ns    |
| t <sub>ZLR</sub> | TRI-STATE to LOW Delay                                            | †                                                   |                                        |                             | 3                            | 10                | ns    |
| t <sub>DD</sub>  | Deserializer Delay                                                | PTOSEL = H,<br>Figure 12 <sup>(3)</sup>             | RCLK                                   |                             | [5+(5/56)]T+3.7              | [5+(5/56)]T<br>+8 | ns    |
| t <sub>DSR</sub> | Deserializer PLL Lock Time                                        | See <sup>(2)(4)</sup>                               | 5 MHz                                  |                             |                              | 128k*T            | ms    |
|                  | from Powerdown                                                    |                                                     | 43 MHz                                 |                             |                              | 128k*T            | ms    |
| RxIN_TOL-L       | Receiver INput TOLerance<br>Left                                  | See <sup>(2)(5)(6)</sup><br>Figure 17               | 5 MHz–43 MHz                           |                             |                              | 0.25              | UI    |
| RxIN_TOL-R       | Receiver INput TOLerance<br>Right                                 | See <sup>(2)(5)(6)</sup><br>Figure 17               | 5 MHz–43 MHz                           |                             |                              | 0.25              | UI    |

Figure 5, Figure 15 and Figure 16 show a rising edge data strobe (TCLK IN/RCLK OUT). (1)

(2) Specification is guaranteed by characterization and is not tested in production.
 (3) Figure 1, Figure 2, Figure 8, Figure 12 and Figure 14 show a falling edge data strobe (TCLK IN/RCLK OUT).

(4)

t<sub>DSR</sub> is the time required by the Deserializer to obtain lock when exiting powerdown mode. RxIN\_TOL is a measure of how much phase noise (jitter) the Deserializer can tolerate in the incoming data stream before bit errors (5) occur. It is a measurement in reference with the ideal bit position, please see AN-1217 (SNLA053) for detail.

UI - Unit Interval, equivalent to one ideal serialized data bit width. The UI scales with frequency. (6)

Copyright © 2006–2013, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

#### SNLS231N-SEPTEMBER 2006-REVISED MARCH 2013

### **AC Timing Diagrams and Test Circuits**







Figure 2. Deserializer Output Checkerboard Pattern



Figure 3. Serializer LVDS Output Load and Transition Times



Figure 4. Serializer Input Clock Transition Times

8









Figure 6. Serializer TRI-STATE Test Circuit and Delay

TEXAS INSTRUMENTS

SNLS231N-SEPTEMBER 2006-REVISED MARCH 2013

www.ti.com







◄ t<sub>BIT</sub> (1 UI) \_\_\_\_\_►

Ideal Center Position (t<sub>BIT</sub>/2)

t<sub>BIT</sub>(1/2 UI)

t<sub>BIT</sub>(1/2 UI)

Figure 9. Transmitter Output Eye Opening (TxOUT\_E\_O)



$$VOD = (D_{OUT+}) - (D_{OUT-})$$
  
Differential output signal is shown as  $(D_{OUT+}) - (D_{OUT-})$ , device in Data Transfer mode.

# Figure 10. Serializer V<sub>OD</sub> Diagram



Figure 11. Deserializer LVCMOS Output Load and Transition Times



Figure 12. Deserializer Delay



# DS90UR124Q, DS90UR241Q

12

Submit Documentation Feedback

#### SNLS231N-SEPTEMBER 2006-REVISED MARCH 2013



NOTE:

 $C_L$  includes instrumentation and fixture capacitance within 6 cm of  $R_{OUT}$  [23:0].







Figure 14. Deserializer PLL Lock Times and RPWDNB TRI-STATE Delay



# DS90UR124Q, DS90UR241Q

SNLS231N-SEPTEMBER 2006-REVISED MARCH 2013



≈ +1 UI → -≈ -1 UI Figure 15. Deserializer Setup and Hold Times and PTO, PTOSEL = H

Before RCLK

 $V_{DD}/2$ 

After RCLK



Group 1 will be latched internally by sequence of (early 2UI, late 1UI, early 1UI, late 2UI) Group 2 will be latched internally by sequence of (late 1UI, early 1UI, late 2UI, early 2UI) Group 3 will be latched internally by sequence of (early 1UI, late 2UI, early 2UI, late 1UI)

 $V_{DD}/2$ 

(group 3)



**EXAS NSTRUMENTS** 



www.ti.com

SNLS231N-SEPTEMBER 2006-REVISED MARCH 2013



RxIN\_TOL\_L is the ideal noise margin on the left of the figure, with respect to ideal. RxIN\_TOL\_R is the ideal noise margin on the right of the figure, with respect to ideal.

### Figure 17. Receiver Input Tolerance (RxIN\_TOL) and Sampling Window

# DS90UR241 Pin Diagram





# DS90UR124Q, DS90UR241Q

www.ti.com

#### SNLS231N - SEPTEMBER 2006 - REVISED MARCH 2013

| DS90UR241 | Serializer Pir | Descriptions |
|-----------|----------------|--------------|
|-----------|----------------|--------------|

| Pin #                     | Pin Name               | I/O/PWR      | DS90UR241 Serializer Pin Descriptions Description                                                                                                                                                                                                                                                                                                           |
|---------------------------|------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | OS PARALLEL I          |              | •                                                                                                                                                                                                                                                                                                                                                           |
| 4-1,                      | D <sub>IN</sub> [23:0] | LVCMOS_I     | Transmitter Parallel Interface Data Input Pins. Tie LOW if unused, do not float.                                                                                                                                                                                                                                                                            |
| 48-44,<br>41-32,<br>29-25 |                        |              |                                                                                                                                                                                                                                                                                                                                                             |
| 10                        | TCLK                   | LVCMOS_I     | Transmitter Parallel Interface Clock Input Pin. Strobe edge set by TRFB configuration pin.                                                                                                                                                                                                                                                                  |
| CONTR                     | ROL AND CONF           | IGURATION PI | NS                                                                                                                                                                                                                                                                                                                                                          |
| 9                         | TPWDNB                 | LVCMOS_I     | Transmitter Power Down Bar<br>TPWDNB = H; Transmitter is Enabled and ON<br>TPWDNB = L; Transmitter is in power down mode (Sleep), LVDS Driver D <sub>OUT</sub> (+/-) Outputs are in<br>TRI-STATE stand-by mode, PLL is shutdown to minimize power consumption.                                                                                              |
| 24                        | VODSEL                 | LVCMOS_I     | VOD Level Select<br>VODSEL = L; LVDS Driver Output is $\pm 500 \text{ mV} (R_L = 100\Omega)$<br>VODSEL = H; LVDS Driver Output is $\pm 900 \text{ mV} (R_L = 100\Omega)$<br>For normal applications, set this pin LOW. For long cable applications where a larger VOD is<br>required, set this pin HIGH.                                                    |
| 18                        | DEN                    | LVCMOS_I     | Transmitter Data Enable<br>DEN = H; LVDS Driver Outputs are Enabled (ON).<br>DEN = L; LVDS Driver Outputs are Disabled (OFF), Transmitter LVDS Driver D <sub>OUT</sub> (+/-) Outputs<br>are in TRI-STATE, PLL still operational and locked to TCLK.                                                                                                         |
| 23                        | PRE                    | LVCMOS_I     | Pre-emphasis Level Select<br>PRE = NC (No Connect); Pre-emphasis is Disabled (OFF).<br>Pre-emphasis is active when input is tied to VSS through external resistor R <sub>PRE</sub> . Resistor value<br>determines pre-emphasis level. Recommended value R <sub>PRE</sub> ≥ 6 kΩ; I <sub>max</sub> = [48 / R <sub>PRE</sub> ], R <sub>PREmin</sub> =<br>6 kΩ |
| 11                        | TRFB                   | LVCMOS_I     | Transmitter Clock Edge Select Pin<br>TRFB = H; Parallel Interface Data is strobed on the Rising Clock Edge.<br>TRFB = L; Parallel Interface Data is strobed on the Falling Clock Edge                                                                                                                                                                       |
| 12                        | RAOFF                  | LVCMOS_I     | Randomizer Control Input Pin<br>RAOFF = H, Backwards compatible mode for use with DS90 <b>C</b> 124 Deserializer.<br>RAOFF = L; Additional randomization ON (Default), Selects 2E7 LSFR setting.<br>See Table 1 for more details.                                                                                                                           |
| 5, 8,<br>13               | RES0                   | LVCMOS_I     | Reserved. This pin <b>MUST</b> be tied LOW.                                                                                                                                                                                                                                                                                                                 |
| LVDS                      | SERIAL INTERF          | ACE PINS     |                                                                                                                                                                                                                                                                                                                                                             |
| 20                        | D <sub>OUT+</sub>      | LVDS_O       | Transmitter LVDS True (+) Output.<br>This output is intended to be loaded with a $100\Omega$ load to the D <sub>OUT+</sub> pin. The interconnect should be AC Coupled to this pin with a 100 nF capacitor.                                                                                                                                                  |
| 19                        | D <sub>OUT</sub> -     | LVDS_O       | Transmitter LVDS Inverted (-) Output<br>This output is intended to be loaded with a 100 $\Omega$ load to the D <sub>OUT</sub> .pin. The interconnect should be<br>AC Coupled to this pin with a 100 nF capacitor.                                                                                                                                           |
| POWE                      | R / GROUND PII         | NS           |                                                                                                                                                                                                                                                                                                                                                             |
| 22                        | VDD                    | VDD          | Analog Voltage Supply, LVDS Output POWER                                                                                                                                                                                                                                                                                                                    |
| 21                        | VSS                    | GND          | Analog Ground, LVDS Output GROUND                                                                                                                                                                                                                                                                                                                           |
| 16                        | VDD                    | VDD          | Analog Voltage Supply, VCO POWER                                                                                                                                                                                                                                                                                                                            |
| 17                        | VSS                    | GND          | Analog Ground, VCO GROUND                                                                                                                                                                                                                                                                                                                                   |
| 14                        | VDD                    | VDD          | Analog Voltage Supply, PLL POWER                                                                                                                                                                                                                                                                                                                            |
| 15                        | VSS                    | GND          | Analog Ground, PLL GROUND                                                                                                                                                                                                                                                                                                                                   |
| 30                        | VDD                    | VDD          | Digital Voltage Supply, Serializer POWER                                                                                                                                                                                                                                                                                                                    |
| 31                        | VSS                    | GND          | Digital Ground, Serializer GROUND                                                                                                                                                                                                                                                                                                                           |
| 7                         | VDD                    | VDD          | Digital Voltage Supply, Serializer Logic POWER                                                                                                                                                                                                                                                                                                              |
| 6                         | VSS                    | GND          | Digital Ground, Serializer Logic GROUND                                                                                                                                                                                                                                                                                                                     |
| 42                        | VDD                    | VDD          | Digital Voltage Supply, Serializer INPUT POWER                                                                                                                                                                                                                                                                                                              |
| 43                        | VSS                    | GND          | Digital Ground, Serializer Input GROUND                                                                                                                                                                                                                                                                                                                     |

PTOSEL

RPWDNB

8

49

# DS90UR124 Pin Diagram



Roun[2] Rou<sub>T</sub>[3]

Rour[0] Rour[1]

4 4 42 4 6 39

PASS

VDD Vss

> 46 45

47

Rout[4] Rout[5] Rout[6] Rout[7]

37 37 35

۷DD 'ss **RESO** RESO

8 ЗЗ

32

 $V_{\text{DD}}$ 

#### **DS90UR124** Deserializer Pin Descriptions

| Pin #           | Pin Name                 | I/O/PWR              | Description                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------------|--------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LVCMC           | S PARALLEL I             | NTERFACE PINS        | 6                                                                                                                                                                                                                                                                                                                                                                                                                |
| 35-38,<br>41-44 | R <sub>OUT</sub> [7:0]   | LVCMOS_O             | Receiver Parallel Interface Data Outputs – Group 1                                                                                                                                                                                                                                                                                                                                                               |
| 19-22,<br>27-30 | R <sub>OUT</sub> [15:8]  | LVCMOS_O             | Receiver Parallel Interface Data Outputs – Group 2                                                                                                                                                                                                                                                                                                                                                               |
| 7-10,<br>13-16  | R <sub>OUT</sub> [23:16] | LVCMOS_O             | Receiver Parallel Interface Data Outputs – Group 3                                                                                                                                                                                                                                                                                                                                                               |
| 24              | RCLK                     | LVCMOS_O             | Parallel Interface Clock Output Pin. Strobe edge set by RRFB configuration pin.                                                                                                                                                                                                                                                                                                                                  |
| CONTR           |                          | <b>IGURATION PIN</b> | S                                                                                                                                                                                                                                                                                                                                                                                                                |
| 55              | RRFB                     | LVCMOS_I             | Receiver Clock Edge Select Pin<br>RRFB = H; R <sub>OUT</sub> LVCMOS Outputs strobed on the Rising Clock Edge.<br>RRFB = L; R <sub>OUT</sub> LVCMOS Outputs strobed on the Falling Clock Edge.                                                                                                                                                                                                                    |
| 60              | REN                      | LVCMOS_I             | Receiver Data Enable<br>REN = H; $R_{OUT}$ [23-0] and RCLK are Enabled (ON).<br>REN = L; $R_{OUT}$ [23-0] and RCLK are Disabled (OFF), Receiver $R_{OUT}$ [23-0] and RCLK Outputs are<br>in TRI-STATE, PLL still operational and locked to TCLK.                                                                                                                                                                 |
| 48              | RPWDNB                   | LVCMOS_I             | Receiver Power Down Bar<br>RPWDNB = H; Receiver is Enabled and ON<br>RPWDNB = L; Receiver is in power down mode (Sleep), R <sub>OUT</sub> [23-0], RCLK, and LOCK are in<br>TRI-STATE stand-by mode, PLL is shutdown to minimize power consumption.                                                                                                                                                               |
| 49              | PTOSEL                   | LVCMOS_I             | Progressive Turn On Operation Selection<br>PTO = H; R <sub>OUT</sub> [23:0] are grouped into three groups of eight, with each group switching about ±1<br>UI to ±2 UI apart relative to RCLK. ( <i>Figure 15</i> )<br>PTO = L; PTO Spread Mode, R <sub>OUT</sub> [23:0] outputs are spread ±1 UI to ±2 UI and RCLK spread ±1<br>UI. ( <i>Figure 16</i> ) See Applications Informations section for more details. |

Copyright © 2006–2013, Texas Instruments Incorporated

www.ti.com

XAS

STRUMENTS

#### SNLS231N-SEPTEMBER 2006-REVISED MARCH 2013

| Pin #                        | Pin Name          | I/O/PWR           | Description                                                                                                                                                                                                                                                                                      |
|------------------------------|-------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63                           | RAOFF             | LVCMOS_I          | Randomizer Control Input Pin (See Table 2 for more details.)<br>RAOFF = H, Backwards compatible mode for use with DS90 <b>C</b> 241 Serializer.<br>RAOFF = L; Additional randomization ON (Default), Selects 2E7 LSFR setting.                                                                   |
| 64                           | SLEW              | LVCMOS_I          | LVCMOS Output Slew Rate Control<br>SLEW = L; Low drive output at 2 mA (default)<br>SLEW = H; High drive output at 4 mA                                                                                                                                                                           |
| 23                           | LOCK              | LVCMOS_O          | LOCK indicates the status of the receiver PLL<br>LOCK = H; receiver PLL is locked<br>LOCK = L; receiver PLL is unlocked, R <sub>OUT</sub> [23-0] and RCLK are at TRI-STATE.                                                                                                                      |
| 50                           | RES0              | LVCMOS_I          | Reserved. This pin <b>MUST</b> be tied LOW.                                                                                                                                                                                                                                                      |
| 1-6,<br>17,<br>18,<br>33, 34 | RES0              | NC                | No Connection. Pins are not physically connected to the die. Recommendation is to leave pin open or tie it to LOW.                                                                                                                                                                               |
| BIST N                       | IODE PINS(See     | Applications Info | ormations section for more details.)                                                                                                                                                                                                                                                             |
| 61                           | BISTEN            | LVCMOS_I          | Control Pin for BIST Mode Enable<br>BISTEN = L; Default at Low, Normal Mode.<br>BISTEN = H; BIST mode active. When BISTEN = H and DS90UR241 DIN[23:0] = Low or<br>Floating; device will go to BIST mode accordingly. Check PASS output pin for test status.                                      |
| 62                           | BISTM             | LVCMOS_I          | BIST Mode selection. Control pin for which Deserializer is set for BIST reporting mode.<br>BISTM = L; Default at Low, Status of all $R_{OUT}$ with respective bit error on cycle-by-cycle basis<br>BISTM = H; Total accumulated bit error count provided on ROUT[7:0] (binary counter up to 255) |
| 45                           | PASS              | LVCMOS_O          | Pass flag output for @Speed BIST Test operation.<br>PASS = L; BIST failure<br>PASS = H; LOCK = H before BIST can be enabled, then $1 \times 10^{-9}$ error rate achieved across link.                                                                                                            |
| LVDS                         | SERIAL INTERF     | ACE PINS          |                                                                                                                                                                                                                                                                                                  |
| 53                           | R <sub>IN+</sub>  | LVDS_I            | Receiver LVDS True (+) Input — This input is intended to be terminated with a 100 $\Omega$ load to the R <sub>IN+</sub> pin. The interconnect should be AC Coupled to this pin with a 100 nF capacitor.                                                                                          |
| 54                           | R <sub>IN</sub> - | LVDS_I            | Receiver LVDS Inverted (-) Input — This input is intended to be terminated with a $100\Omega$ load to the R <sub>IN-</sub> pin. The interconnect should be AC Coupled to this pin with a 100 nF capacitor.                                                                                       |
| POWE                         | R / GROUND PI     | NS                |                                                                                                                                                                                                                                                                                                  |
| 51                           | VDD               | VDD               | Analog LVDS Voltage Supply, POWER                                                                                                                                                                                                                                                                |
| 52                           | VSS               | GND               | Analog LVDS GROUND                                                                                                                                                                                                                                                                               |
| 59                           | VDD               | VDD               | Analog Voltage Supply, PLL POWER                                                                                                                                                                                                                                                                 |
| 58                           | VSS               | GND               | Analog Ground, PLL GROUND                                                                                                                                                                                                                                                                        |
| 57                           | VDD               | VDD               | Analog Voltage supply, PLL VCO POWER                                                                                                                                                                                                                                                             |
| 56                           | VSS               | GND               | Analog Ground, PLL VCO GROUND                                                                                                                                                                                                                                                                    |
| 32                           | VDD               | VDD               | Digital Voltage Supply, LOGIC POWER                                                                                                                                                                                                                                                              |
| 31                           | VSS               | GND               | Digital Ground, Logic GROUND                                                                                                                                                                                                                                                                     |
| 46                           | VDD               | VDD               | Digital Voltage Supply, LOGIC POWER                                                                                                                                                                                                                                                              |
| 47                           | VSS               | GND               | Digital Ground, LOGIC GROUND                                                                                                                                                                                                                                                                     |
| 40                           | VDD               | VDD               | Digital Voltage Supply, LVCMOS Output POWER                                                                                                                                                                                                                                                      |
| 39                           | VSS               | GND               | Digital Ground, LVCMOS Output GROUND                                                                                                                                                                                                                                                             |
| 26                           | VDD               | VDD               | Digital Voltage Supply, LVCMOS Output POWER                                                                                                                                                                                                                                                      |
| 25                           | VSS               | GND               | Digital Ground, LVCMOS Output GROUND                                                                                                                                                                                                                                                             |
| 11                           | VDD               | VDD               | Digital Voltage Supply, LVCMOS Output POWER                                                                                                                                                                                                                                                      |
| 12                           | VSS               | GND               | Digital Ground, LVCMOS Output GROUND                                                                                                                                                                                                                                                             |



www.ti.com

### **Functional Description**

The DS90UR241 Serializer and DS90UR124 Deserializer chipset is an easy-to-use transmitter and receiver pair that sends 24-bits of parallel LVCMOS data over a single serial LVDS link from 120 Mbps to 1.03 Gbps throughput. The DS90UR241 transforms a 24-bit wide parallel LVCMOS data into a single high speed LVDS serial data stream with embedded clock and scrambles / DC Balances the data to enhance signal quality to support AC coupling. The DS90UR124 receives the LVDS serial data stream and converts it back into a 24-bit wide parallel data and recovered clock. The 24-bit Serializer/Deserializer chipset is designed to transmit data up to 10 meters over shielded twisted pair (STP) at clock speeds from 5 MHz to 43MHz.

The Deserializer can attain lock to a data stream without the use of a separate reference clock source; greatly simplifying system complexity and overall cost. The Deserializer synchronizes to the Serializer regardless of data pattern, delivering true automatic "plug and lock" performance. It will lock to the incoming serial stream without the need of special training patterns or sync characters. The Deserializer recovers the clock and data by extracting the embedded clock information and validating data integrity from the incoming data stream and then deserializes the data. The Deserializer monitors the incoming clock information, determines lock status, and asserts the LOCK output high when lock occurs.

In addition the Deserializer also supports an optional @SPEED BIST (Built In Self Test) mode, BIST error flag, and LOCK status reporting pin. Signal quality on the wide parallel output is controlled by the SLEW control and bank slew (PTOSEL) inputs to help reduce noise and system EMI. Each device has a power down control to enable efficient operation in various applications.

### INITIALIZATION AND LOCKING MECHANISM

Initialization of the DS90UR241 and DS90UR124 must be established before each device sends or receives data. Initialization refers to synchronizing the Serializer's and Deserializer's PLL's together. After the Serializers locks to the input clock source, the Deserializer synchronizes to the Serializers as the second and final initialization step.

Step 1: When  $V_{DD}$  is applied to both Serializer and/or Deserializer, the respective outputs are held in TRI-STATE and internal circuitry is disabled by on-chip power-on circuitry. When  $V_{DD}$  reaches  $V_{DD}$  OK (~2.2V) the PLL in Serializer begins locking to a clock input. For the Serializer, the local clock is the transmit clock, TCLK. The Serializer outputs are held in TRI-STATE while the PLL locks to the TCLK. After locking to TCLK, the Serializer block is now ready to send data patterns. The Deserializer output will remain in TRI-STATE while its PLL locks to the embedded clock information in serial data stream. Also, the Deserializer LOCK output will remain low until its PLL locks to incoming data and sync-pattern on the RIN± pins.

Step 2: The Deserializer PLL acquires lock to a data stream without requiring the Serializer to send special patterns. The Serializer that is generating the stream to the Deserializer will automatically send random (non-repetitive) data patterns during this step of the Initialization State. The Deserializer will lock onto embedded clock within the specified amount of time. An embedded clock and data recovery (CDR) circuit locks to the incoming bit stream to recover the high-speed receive bit clock and re-time incoming data. The CDR circuit expects a coded input bit stream. In order for the Deserializer to lock to a random data stream from the Serializer, it performs a series of operations to identify the rising clock edge and validates data integrity, then locks to it. Because this locking procedure is independent on the data pattern, total random locking duration may vary. At the point when the Deserializer's CDR locks to the embedded clock, the LOCK pin goes high and valid RCLK/data appears on the outputs. Note that the LOCK signal is synchronous to valid data appearing on the outputs. The Deserializer's LOCK pin is a convenient way to ensure data integrity is achieved on receiver side.

# DATA TRANSFER

After Serializer lock is established, the inputs DIN0–DIN23 are used to input data to the Serializer. Data is clocked into the Serializer by the TCLK input. The edge of TCLK used to strobe the data is selectable via the TRFB pin. TRFB high selects the rising edge for clocking data and low selects the falling edge. The Serializer outputs (DOUT±) are intended to drive point-to-point connections.



CLK1, CLK0, DCA, DCB are four overhead bits transmitted along the single LVDS serial data stream (Figure 24). The CLK1 bit is always high and the CLK0 bit is always low. The CLK1 and CLK0 bits function as the embedded clock bits in the serial stream. DCB functions as the DC Balance control bit. It does not require any pre-coding of data on transmit side. The DC Balance bit is used to minimize the short and long-term DC bias on the signal lines. This bit operates by selectively sending the data either unmodified or inverted. The DCA bit is used to validate data integrity in the embedded data stream. Both DCA and DCB coding schemes are integrated and automatically performed within Serializer and Deserializer.

The chipset supports clock frequency ranges of 5 MHz to 43 MHz. Every clock cycle, 24 databits are sent along with 4 additional overhead control bits. Thus the line rate is 1.20 Gbps maximum (140Mbps minimum). The link is extremely efficient at 86% (24/28). Twenty five (24 data + 1 clock) plus associated ground signals are reduced to only 1 single LVDS pair providing a compression ratio of better then 25 to 1.

In the serialized data stream, data/embedded clock & control bits (24+4 bits) are transmitted from the Serializer data output (DOUT±) at 28 times the TCLK frequency. For example, if TCLK is 43 MHz, the serial rate is 43 x 28 = 1.20 Giga bits per second. Since only 24 bits are from input data, the serial "payload" rate is 24 times the TCLK frequency. For instance, if TCLK = 43 MHz, the payload data rate is 43 x 24 = 1.03 Gbps. TCLK is provided by the data source and must be in the range of 5 MHz to 43 MHz nominal. The Serializer outputs (DOUT±) can drive a point-to-point connection as shown in Figure 23. The outputs transmit data when the enable pin (DEN) is high and TPWDNB is high. The DEN pin may be used to TRI-STATE the outputs when driven low.

When the Deserializer channel attains lock to the input from a Serializer, it drives its LOCK pin high and synchronously delivers valid data and recovered clock on the output. The Deserializer locks onto the embedded clock, uses it to generate multiple internal data strobes, and then drives the recovered clock to the RCLK pin. The recovered clock (RCLK output pin) is synchronous to the data on the ROUT[23:0] pins. While LOCK is high, data on ROUT[23:0] is valid. Otherwise, ROUT[23:0] is invalid. The polarity of the RCLK edge is controlled by the RRFB input. ROUT[23:0], LOCK and RCLK outputs will each drive a maximum of 4 pF load with a 43 MHz clock. REN controls TRI-STATE for ROUTn and the RCLK pin on the Deserializer.

### RESYNCHRONIZATION

If the Deserializer loses lock, it will automatically try to re-establish lock. For example, if the embedded clock edge is not detected one time in succession, the PLL loses lock and the LOCK pin is driven low. The Deserializer then enters the operating mode where it tries to lock to a random data stream. It looks for the embedded clock edge, identifies it and then proceeds through the locking process.

The logic state of the LOCK signal indicates whether the data on ROUT is valid; when it is high, the data is valid. The system may monitor the LOCK pin to determine whether data on the ROUT is valid.

### POWERDOWN

The Powerdown state is a low power sleep mode that the Serializer and Deserializer may use to reduce power when no data is being transferred. The TPWDNB and RPWDNB are used to set each device into power down mode, which reduces supply current to the µA range. The Serializer enters powerdown when the TPWDNB pin is driven low. In powerdown, the PLL stops and the outputs go into TRI-STATE, disabling load current and reducing current supply. To exit Powerdown, TPWDNB must be driven high. When the Serializer exits Powerdown, its PLL must lock to TCLK before it is ready for the Initialization state. The system must then allow time for Initialization before data transfer can begin. The Deserializer enters powerdown mode when RPWDNB is driven low. In powerdown mode, the PLL stops and the outputs enter TRI-STATE. To bring the Deserializer block out of the powerdown state, the system drives RPWDNB high.

Both the Serializer and Deserializer must reinitialize and relock before data can be transferred. The Deserializer will initialize and assert LOCK high when it is locked to the embedded clock.

# TRI-STATE

For the Serializer, TRI-STATE is entered when the DEN or TPWDNB pin is driven low. This will TRI-STATE both driver output pins (DOUT+ and DOUT-). When DEN is driven high, the serializer will return to the previous state as long as all other control pins remain static (TPWDNB, TRFB).

When you drive the REN or RPWDNB pin low, the Deserializer enters TRI-STATE. Consequently, the receiver output pins (ROUT0–ROUT23) and RCLK will enter TRI-STATE. The LOCK output remains active, reflecting the state of the PLL. The Deserializer input pins are high impedance during receiver powerdown (RPWDNB low) and power-off ( $V_{DD} = 0V$ ).

Copyright © 2006–2013, Texas Instruments Incorporated



www.ti.com

### **PRE-EMPHASIS**

The DS90UR241 features a Pre-Emphasis function used to compensate for long or lossy transmission media. Cable drive is enhanced with a user selectable Pre-Emphasis feature that provides additional output current during transitions to counteract cable loading effects. The transmission distance will be limited by the loss characteristics and quality of the media. Pre-Emphasis adds extra current during LVDS logic transition to reduce the cable loading effects and increase driving distance. In addition, Pre-Emphasis helps provide faster transitions, increased eye openings, and improved signal integrity. The ability of the DS90UR241 to use the Pre-Emphasis feature will extend the transmission distance up to 10 meters in most cases.

To enable the Pre-Emphasis function, the "PRE" pin requires one external resistor (Rpre) to Vss in order to set the additional current level. Values of Rpre should be between  $6k\Omega$  and  $100M\Omega$ . Values less than  $6k\Omega$  should not be used. A lower input resistor value on the "PRE" pin increases the magnitude of dynamic current during data transition. The additional source current is based on the following formula: PRE = ( $R_{PRE} \ge 6k\Omega$ );  $I_{MAX} = [48 / R_{PRE}]$ . For example if Rpre =  $15k\Omega$ , then the Pre-Emphasis current is increase by an additional 3.2 mA.

The amount of Pre-Emphasis for a given media will depend on the transmission distance of the application. In general, too much Pre-Emphasis can cause over or undershoot at the receiver input pins. This can result in excessive noise, crosstalk and increased power dissipation. For short cables or distances, Pre-Emphasis may not be required. Signal quality measurements are recommended to determine the proper amount of Pre-Emphasis for each application.

# AC-COUPLING AND TERMINATION

The DS90UR241 and DS90UR124 supports AC-coupled interconnects through integrated DC balanced encoding/decoding scheme. To use the Serializer and Deserializer in an AC coupled application, insert external AC coupling capacitors in series in the LVDS signal path as illustrated in Figure 23. The Deserializer input stage is designed for AC-coupling by providing a built-in AC bias network which sets the internal V<sub>CM</sub> to +1.8V. With AC signal coupling, capacitors provide the ac-coupling path to the signal input.

For the high-speed LVDS transmissions, the smallest available package should be used for the AC coupling capacitor. This will help minimize degradation of signal quality due to package parasitics. The most common used capacitor value for the interface is 100 nF (0.1 uF) capacitor. NPO class 1 or X7R class 2 type capacitors are recommended. 50 WVDC should be the minimum used for the best system-level ESD performance.

A termination resistor across DOUT $\pm$  and RIN $\pm$  is also required for proper operation to be obtained. The termination resistor should be equal to the differential impedance of the media being driven. This should be in the range of 90 to 132 Ohms. 100 Ohms is a typical value common used with standard 100 Ohm transmission media. This resistor is required for control of reflections and also completes the current loop. It should be placed as close to the Serializer DOUT $\pm$  outputs and Deserializer RIN $\pm$  inputs to minimize the stub length from the pins. To match with the deferential impedance on the transmission line, the LVDS I/O are terminated with 100 Ohm resistors on Serializer DOUT $\pm$  outputs pins and Deserializer RIN $\pm$  input pins.

### **Receiver Termination Option 1**

A single 100 Ohm termination resistor is placed across the RIN± pins (see Figure 23). This provides the signal termination at the Receiver inputs. Other options may be used to increase noise tolerance.

### **Receiver Termination Option 2**

For additional EMI tolerance, two 50 Ohm resistors may be used in place of the single 100 Ohm resistor. A small capacitor is tied from the center point of the 50 Ohm resistors to ground (see Figure 25). This provides a high-frequency low impedance path for noise suppression. Value is not critical, 4.7nF maybe used with general applications.

#### **Receiver Termination Option 3**

For high noise environments an additional voltage divider network may be connected to the center point. This has the advantage of a providing a DC low-impedance path for noise suppression. Use resistor values in the range of  $100\Omega$ -2K $\Omega$  for the pullup and pulldown. Ratio the resistor values to bias the center point at 1.8V. For example (see Figure 26): V<sub>DD</sub>=3.3V, Rpullup=1K $\Omega$ , Rpulldown=1.2K $\Omega$ ; or Rpullup=100 $\Omega$ , Rpulldown=120 $\Omega$  (strongest). The smaller values will consume more bias current, but will provide enhanced noise suppression.



#### www.ti.com

#### SIGNAL QUALITY ENHANCERS

The DS90UR124 Deserializer supports two signal quality enhancers. The SLEW pin is used to increase the drive strength of the LVCMOS outputs when driving heavy loads. SLEW allows output drive strength for high or low current drive. Default setting is LOW for low drive at 2 mA and HIGH for high drive at 4 mA.

There are two types of Progressive Turn-On modes (Fixed and PTO Frequency Spread) to help reduce EMI, simultaneous switching noise, and system ground bounce. The PTOSEL pin introduces bank skew in the data/clock outputs to limit the number of outputs switching simultaneously. For Fixed-PTO mode, the Deserializer ROUT[23:0] outputs are grouped into three groups of eight, with each group switching about 2 or 1 UI apart in phase from RCLK for Group 1 and Groups 2, 3 respectively (see Figure 15). In the PTO Frequency Spread mode, ROUT[23:0] are also grouped into three groups of eight, with each group is separated out of phase with the adjacent groups (see Figure 16) per every 4 cycles. Note that in the PTO Frequency Spread operating mode RCLK is also spreading and separated by 1 UI.

#### **@SPEED-BIST TEST FEATURE**

To assist vendors with test verification, the DS90UR241/DS90UR124 is equipped with built-in self-test (BIST) capability to support both system manufacturing and field diagnostics. BIST mode is intended to check the entire high-speed serial link at full link-speed, without the use of specialized and expensive test equipment. This feature provides a simple method for a system host to perform diagnostic testing of both Serializer and Deserializer. The BIST function is easily configured through the 2 control pins on the DS90UR124. When the BIST mode is activated, the Serializer has the ability to transfer an internally generated PRBS data pattern. This pattern traverses across interconnecting links to the Deserializer. The DS90UR124 includes an on-chip PRBS pattern verification circuit that checks the data pattern for bit errors and reports any errors on the data output pins on the Deserializer.

The @SPEED-BIST feature uses 2 signal pins (BISTEN and BISTM) on the DS90UR124 Deserializer. The BISTEN and BISTM pins together determine the functions of the BIST mode. The BISTEN signal (HIGH) activates the test feature on the Deserializer. After the BIST mode is enabled, all the data input channels DIN[23:0] on the DS90UR241 Serializer must be set logic LOW or floating in order for Deserializer to start accepting data. An input clock signal (TCLK) for the Serializer must also be applied during the entire BIST operation. The BISTM pin selects error reporting status mode of the BIST function. When BIST is configured in the error status mode (BISTM = LOW), each of the ROUT[23:0] outputs will correspond to bit errors on a cycle-by-cycle basis. The result of bit mismatches are indicated on the respective parallel inputs on the ROUT[23:0] data output pins. In the BIST error-count accumulator mode (BISTM = HIGH), an 8-bit counter on ROUT[7:0] is used to represent the number of errors detected (0 to 255 max). The successful completion of the BIST test is reported on the PASS pin on the Deserializer. The Deserializer's PLL must first be locked to ensure the PASS status is valid. The PASS status pin will stay LOW and then transition to HIGH once a BER of  $1x10^{-9}$  is achieved across the transmission link.

### BACKWARDS COMPATIBLE MODE WITH DS90C241 AND DS90C124

The RAOFF pin allows a backward compatible mode with DS90C241/DS90C124 devices. To interface with either DS90C241 Serializer or DS90C124 Deserializer, the RAOFF pin on DS90UR241 or DS90UR124 must be tied HIGH to disable the additional LSFR coding. For normal operation directly with DS90UR241 to DS90UR124, RAOFF pins are set LOW. See Table 1 and Table 2 for more details.



www.ti.com

# APPLICATION INFORMATION

### USING THE DS90UR241 AND DS90UR124

The DS90UR241/DS90UR124 Serializer/Deserializer (SERDES) pair sends 24 bits of parallel LVCMOS data over a serial LVDS link up to 1.03 Gbps. Serialization of the input data is accomplished using an on-board PLL at the Serializer which embeds clock with the data. The Deserializer extracts the clock/control information from the incoming data stream and deserializes the data. The Deserializer monitors the incoming clock information to determine lock status and will indicate lock by asserting the LOCK output high.

## DISPLAY APPLICATION

The DS90UR241/124 chipset is intended for interface between a host (graphics processor) and a Display. It supports an 18-bit color depth (RGB666) and up to 1280 X 480 display formats. In a RGB666 configuration 18 color bits (R[5:0], G[5:0], B[5:0]), Pixel Clock (PCLK) and three control bits (VS, HS and DE) along with three spare bits are supported across the serial link with PCLK rates from 5 to 43 MHz.

# TYPICAL APPLICATION CONNECTION

Figure 20 shows a typical application of the DS90UR241 Serializer (SER). The LVDS outputs utilize a 100 ohm termination and 100nF coupling capacitors to the line. Bypass capacitors are placed near the power supply pins. At a minimum, three 0.1uF capacitors should be used for local bypassing. A system GPO (General Purpose Output) controls the TPWDNB pin. In this application the TRFB pin is tied High to latch data on the rising edge of the TCLK. The DEN signal is not used and is tied High also. The application is to the companion Deserializer (DS90UR124) so the RAOFF pin is tied low to scramble the data and improve link signal quality. In this application the link is typical, therefore the VODSEL pin is tied Low for the standard LVDS swing. The pre-emphasis input utilizes a resistor to ground to set the amount of pre-emphasis desired by the application.

Figure 22 shows a typical application of the DS90UR124 Deserializer (DES). The LVDS inputs utilize a 100 ohm termination and 100nF coupling capacitors to the line. Bypass capacitors are placed near the power supply pins. At a minimum, four 0.1uF capacitors should be used for local bypassing. A system GPO (General Purpose Output) controls the RPWDNB pin. In this application the RRFB pin is tied High to strobe the data on the rising edge of the RCLK. The REN signal is not used and is tied High also. The application is to the companion Serializer (DS90UR241) so the RAOFF pin is tied low to descramble the data. Output (LVCMOS) signal quality is set by the SLEW pin, and the PTOSEL pin can be used to reduce simultaneous output switching by introducing a small amount of delay between output banks.

Copyright © 2006–2013, Texas Instruments Incorporated



Figure 20. DS90UR241 Typical Application Connection

# POWER CONSIDERATIONS

An all LVCMOS design of the Serializer and Deserializer makes them inherently low power devices. Additionally, the constant current source nature of the LVDS outputs minimize the slope of the speed vs. I<sub>DD</sub> curve of LVCMOS designs.

# **NOISE MARGIN**

The Deserializer noise margin is the amount of input jitter (phase noise) that the Deserializer can tolerate and still reliably recover data. Various environmental and systematic factors include:

- Serializer: V<sub>DD</sub> noise, TCLK jitter (noise bandwidth and out-of-band noise)
- Media: ISI, V<sub>CM</sub> noise
- Deserializer: V<sub>DD</sub> noise

For a graphical representation of noise margin, please see Figure 17.



Submit Documentation Feedback

#### www.ti.com

**NSTRUMENTS** 

**EXAS** 

### TRANSMISSION MEDIA

The Serializer and Deserializer are to be used in point-to-point configuration, through a PCB trace, or through twisted pair cable. In a point-to-point configuration, the transmission media needs be terminated at both ends of the transmitter and receiver pair. Interconnect for LVDS typically has a differential impedance of 100 Ohms. Use cables and connectors that have matched differential impedance to minimize impedance discontinuities. In most applications that involve cables, the transmission distance will be determined on data rates involved, acceptable bit error rate and transmission medium.

The resulting signal quality at the receiving end of the transmission media may be assessed by monitoring the differential eye opening of the serial data stream. The Receiver Input Tolerance and Differential Threshold Voltage specifications define the acceptable data eye opening. A differential probe should be used to measure across the termination resistor at the DS90UR124 inputs. Figure 21 illustrates the eye opening and relationship to the Receiver Input Tolerance and Differential Threshold Voltage specifications



Figure 21. Receiver Input Eye Opening

### LIVE LINK INSERTION

The Serializer and Deserializer devices support live pluggable applications. The automatic receiver lock to random data "plug & go" hot insertion capability allows the DS90UR124 to attain lock to the active data stream during a live insertion event.

www.ti.com

**EXAS** 

**INSTRUMENTS** 



Figure 22. DS90UR124 Typical Application Connection

# PCB LAYOUT AND POWER SYSTEM CONSIDERATIONS

Circuit board layout and stack-up for the LVDS SERDES devices should be designed to provide low-noise power feed to the device. Good layout practice will also separate high frequency or high-level inputs and outputs to minimize unwanted stray noise pickup, feedback and interference. Power system performance may be greatly improved by using thin dielectrics (2 to 4 mils) for power / ground sandwiches. This arrangement provides plane capacitance for the PCB power system with low-inductance parasitics, which has proven especially effective at high frequencies, and makes the value and placement of external bypass capacitors less critical. External bypass capacitors should include both RF ceramic and tantalum electrolytic types. RF capacitors may use values in the range of 0.01 uF to 0.1 uF. Tantalum capacitors may be in the 2.2 uF to 10 uF range. Voltage rating of the tantalum capacitors should be at least 5X the power supply voltage being used.

Surface mount capacitors are recommended due to their smaller parasitics. When using multiple capacitors per supply pin, locate the smaller value closer to the pin. A large bulk capacitor is recommend at the point of power entry. This is typically in the 50uF to 100uF range and will smooth low frequency switching noise. It is recommended to connect power and ground pins directly to the power and ground planes with bypass capacitors connected to the plane with via on both ends of the capacitor. Connecting power or ground pins to an external bypass capacitor will increase the inductance of the path.

Copyright © 2006–2013, Texas Instruments Incorporated





www.ti.com

A small body size X7R chip capacitor, such as 0603, is recommended for external bypass. Its small body size reduces the parasitic inductance of the capacitor. The user must pay attention to the resonance frequency of these external bypass capacitors, usually in the range of 20-30 MHz range. To provide effective bypassing, multiple capacitors are often used to achieve low impedance between the supply rails over the frequency of interest. At high frequency, it is also a common practice to use two vias from power and ground pins to the planes, reducing the impedance at high frequency.

Some devices provide separate power and ground pins for different portions of the circuit. This is done to isolate switching noise effects between different sections of the circuit. Separate planes on the PCB are typically not required. Pin Description tables typically provide guidance on which circuit blocks are connected to which power pin pairs. In some cases, an external filter many be used to provide clean power to sensitive circuits such as PLLs.

Use at least a four layer board with a power and ground plane. Locate LVCMOS signals away from the LVDS lines to prevent coupling from the LVCMOS lines to the LVDS lines. Closely-coupled differential lines of 100 Ohms are typically recommended for LVDS interconnect. The closely coupled lines help to ensure that coupled noise will appear as common-mode and thus is rejected by the receivers. The tightly coupled lines will also radiate less.

Termination of the LVDS interconnect is required. For point-to-point applications, termination should be located at both ends of the devices. Nominal value is 100 Ohms to match the line's differential impedance. Place the resistor as close to the transmitter DOUT± outputs and receiver RIN± inputs as possible to minimize the resulting stub between the termination resistor and device.

# LVDS INTERCONNECT GUIDELINES

See AN-1108 (SNLA008) and AN-905 (SNLA035) for full details.

- Use 100Ω coupled differential pairs
- Use the S/2S/3S rule in spacings
  - S = space between the pair
  - 2S = space between pairs
  - 3S = space to LVCMOS signal
- Minimize the number of Vias
- Use differential connectors when operating above 500Mbps line speed
- Maintain balance of the traces
- Minimize skew within the pair
- Terminate as close to the TX outputs and RX inputs as possible

Additional general guidance can be found in the LVDS Owner's Manual - available in PDF format from the TI web site at: www.ti.com/lvds



www.ti.com

SNLS231N-SEPTEMBER 2006-REVISED MARCH 2013



\*Note: bits [0-23] are not physically located in positions shown above since bits [0-23] are scrambled and DC Balanced

1 CLK cycle

Figure 24. Single Serialized LVDS Bitstream\*



Figure 25. Receiver Termination Option 2





www.ti.com

# **Truth Tables**

| TPWDNB<br>(Pin 9) | DEN<br>(Pin 18) | RAOFF<br>(Pin 12) | Tx PLL Status<br>(Internal) | LVDS Outputs<br>(Pins 19 and 20)                                       |  |  |  |
|-------------------|-----------------|-------------------|-----------------------------|------------------------------------------------------------------------|--|--|--|
| L                 | Х               | Х                 | Х                           | Hi Z                                                                   |  |  |  |
| Н                 | L               | Х                 | Х                           | Hi Z                                                                   |  |  |  |
| Н                 | Н               | Х                 | Not Locked                  | Hi Z                                                                   |  |  |  |
| Н                 | Н               | L                 | Locked                      | Serialized Data with Embedded Clock<br>(DS90 <b>UR</b> 124 compatible) |  |  |  |
| Н                 | Н               | Н                 | Locked                      | Serialized Data with Embedded Clock<br>(DS90 <b>C</b> 124 compatible)  |  |  |  |

# Table 1. DS90UR241 Serializer Truth Table

# Table 2. DS90UR124 Deserializer Truth Table

| RPWDNB<br>(Pin 48) | REN<br>(Pin 60) | RAOFF<br>(Pin 63) | Rx PLL Status<br>(Internal) | ROUTn and RCLK<br>(See Pin Diagram)                  | LOCK<br>(Pin 23)                   |
|--------------------|-----------------|-------------------|-----------------------------|------------------------------------------------------|------------------------------------|
| L                  | Х               | Х                 | Х                           | Hi Z                                                 | Hi Z                               |
| Н                  | L               | х                 | Х                           | Hi Z                                                 | L = PLL Unocked;<br>H = PLL Locked |
| Н                  | Н               | Х                 | Not Locked                  | Hi Z                                                 | L                                  |
| Н                  | Н               | L                 | Locked                      | Data and RCLK Active (DS90 <b>UR</b> 241 compatible) | Н                                  |
| Н                  | Н               | н                 | Locked                      | Data and RCLK Active (DS90 <b>C</b> 241 compatible)  | Н                                  |

# **Revision History**

# • Revision M, October 4, 2011

Updated Applications Information for Transmission Media. Added figure describing Receiver Input Eye Opening

| CI | hanges from Revision M (March 2013) to Revision N  | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | 28   |



# PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package | Pins | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|--------------------|--------|--------------|---------|------|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                    | (1)    |              | Drawing |      |             | (2)                        |                  | (3)                 |              | (4)               |         |
| DS90UR124IVS/NOPB  | ACTIVE | TQFP         | PAG     | 64   | 160         | Green (RoHS<br>& no Sb/Br) | Call TI          | Level-3-260C-168 HR | -40 to 105   | DS90UR124<br>IVS  | Samples |
| DS90UR124IVSX/NOPB | ACTIVE | TQFP         | PAG     | 64   | 1000        | Green (RoHS<br>& no Sb/Br) | Call TI          | Level-3-260C-168 HR | -40 to 105   | DS90UR124<br>IVS  | Samples |
| DS90UR124QVS/NOPB  | ACTIVE | TQFP         | PAG     | 64   | 160         | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 105   | DS90UR124<br>QVS  | Samples |
| DS90UR124QVSX/NOPB | ACTIVE | TQFP         | PAG     | 64   | 1000        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 105   | DS90UR124<br>QVS  | Samples |
| DS90UR241IVS/NOPB  | ACTIVE | TQFP         | PFB     | 48   | 250         | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 105   | DS90UR24<br>1IVS  | Samples |
| DS90UR241IVSX/NOPB | ACTIVE | TQFP         | PFB     | 48   | 1000        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 105   | DS90UR24<br>1IVS  | Samples |
| DS90UR241QVS/NOPB  | ACTIVE | TQFP         | PFB     | 48   | 250         | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 105   | DS90UR24<br>1QVS  | Samples |
| DS90UR241QVSX/NOPB | ACTIVE | TQFP         | PFB     | 48   | 1000        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 105   | DS90UR24<br>1QVS  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



www.ti.com

5-Mar-2013

<sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF DS90UR124, DS90UR124-Q1, DS90UR241, DS90UR241-Q1 :

• Catalog: DS90UR124, DS90UR241

• Automotive: DS90UR124-Q1, DS90UR241-Q1

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS90UR124IVSX/NOPB | TQFP            | PAG                | 64 | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 1.45       | 16.0       | 24.0      | Q2               |
| DS90UR124QVSX/NOPB | TQFP            | PAG                | 64 | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 1.45       | 16.0       | 24.0      | Q2               |
| DS90UR241IVSX/NOPB | TQFP            | PFB                | 48 | 1000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 2.2        | 12.0       | 16.0      | Q2               |
| DS90UR241QVSX/NOPB | TQFP            | PFB                | 48 | 1000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 2.2        | 12.0       | 16.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

26-Mar-2013



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS90UR124IVSX/NOPB | TQFP         | PAG             | 64   | 1000 | 367.0       | 367.0      | 45.0        |
| DS90UR124QVSX/NOPB | TQFP         | PAG             | 64   | 1000 | 367.0       | 367.0      | 45.0        |
| DS90UR241IVSX/NOPB | TQFP         | PFB             | 48   | 1000 | 367.0       | 367.0      | 38.0        |
| DS90UR241QVSX/NOPB | TQFP         | PFB             | 48   | 1000 | 367.0       | 367.0      | 38.0        |

# **MECHANICAL DATA**

MTQF006A - JANUARY 1995 - REVISED DECEMBER 1996

### PAG (S-PQFP-G64)

PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-026



# **MECHANICAL DATA**

MTQF019A - JANUARY 1995 - REVISED JANUARY 1998

### PFB (S-PQFP-G48)

PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026



PFB (S-PQFP-G48)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated