

# DP83910A CMOS SNI Serial Network Interface

### **General Description**

The DP83910A CMOS Serial Network Interface (SNI) is a direct-pin equivalent of the bipolar DP8391 SNI and provides the Manchester data encoding and decoding functions for IEEE 802.3 Ethernet/Thin-Ethernet type local area networks. The SNI interfaces the DP8390 Network Interface Controller (NIC) to the DP8392 CTI or an Ethernet transceiver cable. When transmitting, the SNI converts non-return-to-zero (NRZ) data from the controller into Manchester data and sends the converted data differentially to the transceiver. Conversely, when receiving, a Phase Lock Loop decodes the 10 Mbit/s data from the transceiver into NRZ data for the controller.

The DP83910A operates in conjunction with the DP8392 Coaxial Transceiver Interface (CTI) and the DP8390 Network Interface Controller (NIC) to form a three-chip set that implements a complete IEEE 802.3 compatible network as shown below. The DP83910A is a functionally complete Manchester encoder/decoder including a balanced driver and receiver, on-board crystal oscillator, collision signal translator, and a diagnostic loopback feature. The

DP83910A, fabricated CMOS, typically consumes less than 70 mA of current. However, as a result of being CMOS, the DP83910A's differential signals must be isolated in both Ethernet and thin wire Ethernet.

### **Features**

- Compatible with Ethernet I, IEEE 802.3; 10BASE5, 10BASE2, and 10BASE-T
- Designed to interface with 10BASE-T transceivers
- Functional and pin-out duplicate of the DP8391
- 10 Mbits/s Manchester encoding/decoding with receive clock recovery
- Requires no precision components
- Loopback capability for diagnostics
- Externally selectable half or full step modes of operation at transmit output
- Squelch circuitry at the receive and collision inputs to reject noise
- TTL/MOS compatible controller interface

### 1.0 System Diagram

### IEEE 802.3 Compatible Ethernet/Thin-Ethernet/10 BaseT Local Area Network Chip Set



### 2.0 Block Diagram



### 3.0 Functional Description

The DP83910A consists of five main logical blocks:

- a) The oscillator generates the 10 MHz transmit clock signal for system timing.
- b) The Manchester encoder accepts NRZ data from the controller, encodes the data to Manchester, and transmits it differentially to the transceiver, through the differential transmit driver.
- c) The Manchester decoder receives Manchester data from the transceiver, converts it to NRZ data and clock pulses, and sends it to the controller. -
- d) The collision translator indicates to the controller the presence of a valid 10 MHz collision signal to the PLL.
- e) The loopback circuitry, when asserted, routes the data from the Manchester encoder back to the PLL decoder.

### 3.1 OSCILLATOR

The oscillator is controlled by a 20 MHz parallel resonant crystal connected between X1 and X2 or by an external clock on X1. The 20 MHz output of the oscillator is divided by 2 to generate the 10 MHz transmit clock for the controller. The oscillator also provides internal clock signals to the encoding and decoding circuits.

If a crystal is connected to the DP83910A, it is recommended that the circuit shown in *Figure 1* be used and that the components used meet the following:

Crystal XT1: AT cut parallel resonant crystal Series Resistance: ≤10Ω

Specified Load Capacitance: 13.5 pF Accuracy: 0.005% (50 ppm)

C1, C2: Load Capacitor, 27 pF.

The resistor, R1, in *Figure 1* may be required in order to minimize frequency drift due to changes in the  $V_{CC}$  supply voltage. If R1 is required, it's value must be carefully selected. R1 decreases the loop gain. Thus, if R1 is made too large, the loop gain will be greatly reduced and the crystal will not oscillate. If R1 is made too small, normal variations in the  $V_{CC}$  may cause the oscillation frequency to drift out of specification. As the first rule of thumb, the value of R1



TL/F/9365-15

TL/F/9365-2

Note 1: The resistor R1 may be required in order to minimize frequency drift due to changes in the  $V_{CC}$ . See text description.

# FIGURE 1. Crystal Connection to DP83910A (see text for component values)

should be made equal to five times the motional resistance of the crystal.

The motional resistance of 20 MHz crystals is usually in the range of  $10\Omega$  to  $30\Omega$ . This implies that a reasonable value for R1 should be in the range of  $50\Omega - 150\Omega$ .

The decision of whether or not to include R1 should be based upon measured variations of crystal frequency as each of the circuit parameters is varied.

According to the IEEE 802.3 standard, the entire oscillator circuit (crytsal and amplifier) must be accurate to 0.01%. When using a crystal, the X1 pin is not guaranteed to provide a TTL compatible logic output, and should not be used to drive external standard logic. If additional logic needs to be driven, then an external oscillator should be used, as described in the following.

### 3.2 OSCILLATOR MODULE OPERATION

If the designer wishes to use a crystal clock oscillator, one that provides the following should be employed:

- 1) TTL or CMOS output with a 0.01% frequency tolerance 2) 40%-60% duty cycle
- 3)  $\geq$  2 TTL load output drive (I<sub>OL</sub> = 3.2 mA)

### 3.0 Functional Description (Continued)

The circuit is shown in Figure 2. (Additional output drive may be necessary if the oscillator must also drive other components.) When using a clock oscillator it is still recommended that the designer connect the oscillator output to the X1 pin and tie the X2 pin to ground.

# 3.3 MANCHESTER ENCODER AND DIFFERENTIAL DRIVER

The encoder begins operation when the Transmit Enable input (TXE) goes high and converts clock and NRZ data to Manchester data for the transceiver. For the duration of TXE remaining high, the Transmitted Data (TXD) is encoded for the transmit-driver pair (TX±). TXD must be valid on the rising edge of Transmit Clock (TXC). Transmission ends when TXE goes low. The last transition is always positive; it occurs at the center of the bit cell if the last bit is a one, or at the end of the bit cell if the last bit is a zero.

The differential transmit pair from the secondary of the isolation transformer drives up to 50 meters of twisted pair AUI cable. These outputs are source followers which require two  $270\Omega$  pull-down resistors to ground.

The DP83910A allows both half-step and full-step to be compatible with Ethernet I and IEEE 802.3. With the SEL pin low (for Ethernet I), transmit+ is positive with respect to transmit- during idle; with SEL high (for IEEE 802.3), transmit+ and transmit- are equal in the idle state. This provides zero differential voltage to operate with transformer coupled loads.



FIGURE 2. DP83910A Connection for Oscillator Module

### 4.0 Connection Diagrams



Top View

Order Number DP83910AV See NS Package Number V28A

### 3.4 MANCHESTER DECODER

The decoder consists of a differential receiver and a PLL to separate Manchester encoded data stream into clock signals and NRZ data. The differential input must be externally terminated with two  $39\Omega$  resistors connected in series if the standard  $78\Omega$  transceiver drop cable is used; in Thin-Ethernet applications, these resistors are optional. To prevent noise from falsely triggering the decoder, a squelch circuit at the input rejects signals with levels less than -175 mV. Once the input exceeds the squelch requirements, Carrier Sense (CRS) is asserted. Receive data (RXD) and receive clock (RXC) become valid typically within 6 bit times. The DP83910A may tolerate bit jitter up to 18 ns in the received data.

The decoder detects the end of a frame when no more midbit transitions are detected. Within one and a half bit times after the last bit, carrier sense is de-asserted. Receive clock stays active for five more bit times after CRS goes low to quarantee the receive timings of the DP8390 NIC.

### 3.5 COLLISION TRANSLATOR

When the Ethernet transceiver (DP8392 CTI) detects a collision, it generates a 10 MHz signal to the differential collision inputs (CD  $\pm$ ) of the DP83910A. When these inputs are detected active, the DP83910A translates the 10 MHz signal to an active high level for the controller. The controller uses this signal to back off its current transmission and reschedule another one.

The collision differential inputs are terminated the same way as the differential receive inputs. The squelch circuitry is also similar, rejecting pulses with levels less than -175 mV.

### 3.6 LOOPBACK FUNCTIONS

When the Loopback input (LBK) is asserted high, the DP83910A redirects its transmitted data back into its receive path. This feature provides a convenient method for testing both chip and system level integrity. The transmit driver and receive input circuitry are disabled in loopback mode.



op View

TL/F/9365-18

Order Number DP83910AN See NS Package Number N24C



| 24-Pin DIP | 28-Pin PCC | Name                               | 1/0  | Description                                                                                                                                                                                                    |
|------------|------------|------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | 1          | COL                                | 0    | COLLISION DETECT OUTPUT: Generates an active high signal when 10 MHz collision signal is detected.                                                                                                             |
| 2          | 2          | RXD                                | ο    | <b>RECEIVE DATA OUTPUT:</b> NRZ data output from the PLL. This signal must be sampled on the rising edge of receive clock.                                                                                     |
| 3          | 3          | CRS                                | 0    | <b>CARRIER SENSE:</b> Asserted on the first valid high-to-low transition on the RX $\pm$ pair. Remains active until 1.5 bit times after the last bit in data.                                                  |
| 4          | 4          | RXC                                | 0    | RECEIVE CLOCK: The receive clock from the Manchester data after the PLL has locked. Remains active 5 bit times after deasserting CRS                                                                           |
| 5          | 5          | SEL                                | ı    | MODE SELECT: When high, transmit + and transmit - are the same voltage in the idle state. When low, transmit + is positive with respect to transmit - in the idle state, at the transformer's primary.         |
| 6          | 7 8        | V <sub>SS</sub><br>V <sub>SS</sub> | 3.11 | GROUND PIN                                                                                                                                                                                                     |
|            | 9          | V <sub>SS</sub>                    |      | LOOPPACK When high the leaders and in pooled                                                                                                                                                                   |
| 7          | 10         | LBK                                |      | LOOPBACK: When high, the loopback mode is enabled.                                                                                                                                                             |
| 8          | 11         | X1                                 | 1    | CRYSTAL OR EXTERNAL OSCILLATOR INPUT                                                                                                                                                                           |
| 9          | 12         | X2                                 | 0    | CRYSTAL FEEDBACK OUTPUT: Used in crystal connections only. Connected to ground when using an external oscillator.                                                                                              |
| 10         | 13         | TXD                                | 1    | TRANSMIT DATA INPUT: NRZ data input from the controller. The data is combined with the transmit clock to produce Manchester data. TXD is sampled on the rising edge of transmit clock.                         |
| 11         | 14         | TXC                                | 0    | TRANSMIT CLOCK: The 10 MHz clock derived from the 20 MHz oscillator.                                                                                                                                           |
| 12         | 15         | TXE                                | ı    | <b>TRANSMIT ENABLE:</b> The encoder begins operation when this input is asserted high.                                                                                                                         |
| 13<br>14   | 16<br>17   | TX-<br>TX+                         | 0    | <b>TRANSMIT OUTPUT:</b> Differential line driver which sends the encoder data to the transceiver. The outputs are source followers which require $270\Omega$ pull-down resistors.                              |
| 15         | 6          | NC                                 |      | NO CONNECTION: This may be tied to V <sub>SS</sub> for the PLCC version to b compatible with the DP8391.                                                                                                       |
| 16         | 18         | NC                                 |      | NO CONNECTION                                                                                                                                                                                                  |
| 17         | 19         | TEST                               | 1    | <b>FACTORY TEST INPUT:</b> Used to check the chip's internal functions. May be tied low or have a 0.01 $\mu$ f bypass capacitor to ground (for compatibility with the bipolar DP8391) during normal operation. |
| 18         | 20         | V <sub>DD</sub>                    |      | POWER CONNECTION                                                                                                                                                                                               |
| 19         | 21         | V <sub>DD</sub>                    |      |                                                                                                                                                                                                                |
|            | 22         | V <sub>DD</sub>                    |      |                                                                                                                                                                                                                |
|            | 23         | V <sub>DD</sub>                    |      |                                                                                                                                                                                                                |
| 20         | 24         | NC                                 |      | NO CONNECTION                                                                                                                                                                                                  |
| 21<br>22   | 25<br>26   | RX-<br>RX+                         | 1    | RECEIVE INPUT: Differential receive input pair from the transceiver.                                                                                                                                           |
| 23<br>24   | 27<br>28   | CD-<br>CD+                         | ı    | COLLISION INPUT: Differential collision pair input from the transceiver.                                                                                                                                       |

### 7.0 Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage ( $V_{CC}$ ) -0.5V to +7VDC Input Voltage ( $V_{IN}$ ) -0.5V to  $V_{CC}$  +0.5VDC Output Voltage ( $V_{OUT}$ ) -0.5V to  $V_{CC}$  +0.5VDifferential Input Voltage -5.5 to +16VDifferential Output Voltage -5.5 to +16VPower Dissipation -5.00 mW

Storage Temperature -65°C to +150°C

Lead Temperature (Soldering, 10 sec.) 260°C ESD (R<sub>ZAP</sub> = 1.5 k $\Omega$ , C<sub>ZAP</sub> = 120 pF)  $\geq$  2 kV (Pin 4 = 1.5 kV)

Note: Absolute maximum ratings are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits.

\*Note: An asterisk following a parameter's symbol indicates that the parameter has been characterized but not tested.

Note: All specifications in this datasheet are valid only if the mandatory isolation is employed and all differential signals are taken to exist at the AUI side of the pulse transformer.

# **8.0 DC Specifications** $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$

| Symbol            | Parameter                                                      | Conditions                                                          | Min                        | Тур | Max        | Units |
|-------------------|----------------------------------------------------------------|---------------------------------------------------------------------|----------------------------|-----|------------|-------|
| Controlle         | r Interface Pins (COL, RXD, CR                                 | S, RXC, SEL, LBK, TXD, TXC and TXE                                  | )                          |     |            |       |
| V <sub>IH</sub>   | Input High Voltage                                             | D- 1                                                                | 2.0                        |     |            | ٧     |
| V <sub>IL</sub>   | Input Low Voltage                                              | ×                                                                   |                            |     | 0.8        | ٧     |
| In                | Input Leakage                                                  | V <sub>IN</sub> = V <sub>CC</sub> or GND                            | - 1.0                      |     | 1.0        | μΑ    |
| V <sub>OH</sub>   | Output High Voltage                                            | (TTL) $I_{OH} = 2.0 \text{ mA}$<br>(CMOS) $I_{OH} = 20 \mu A$       | 3.5<br>V <sub>CC</sub> 0.1 | 10  | + + X      | >>    |
| V <sub>OL</sub>   | Output Low Voltage                                             | (TTL) $I_{OL} = 2.0 \text{ mA}$<br>(CMOS) $I_{OL} = 20 \mu\text{A}$ |                            | 0   | 0.4<br>0.1 | V V   |
| Icco              | Operating V <sub>CC</sub> Supply<br>Current (Note 1)           | 10 Mbit/sec                                                         |                            |     | 70         | mA .  |
| lccs              | Stand By V <sub>CC</sub> Supply<br>Current (Note 2)            | 10 Mbit/sec                                                         |                            |     | 65         | mA    |
| Differenti        | al Pins (TX $\pm$ , RX $\pm$ , and CD $\pm$ )                  |                                                                     |                            |     |            |       |
| V <sub>OD</sub>   | Diff. Output Voltage (TX±)                                     | 78Ω Termination, and 270Ω from each to GND (Figure 4)               | ± 550                      |     | ± 1200     | mV    |
| V <sub>OB</sub> * | Diff. Output Voltage<br>Imbalance (TX±)                        | 78Ω Termination, and 270Ω from each to GND (Figure 4)               |                            | 40  |            | mV    |
| V <sub>U</sub> *  | Undershoot Voltage (TX±)                                       | 78Ω Termination, and 270Ω from each to GND (Figure 4)               |                            | 100 |            | m۷    |
| V <sub>DS</sub>   | Diff. Squelch Threshold (RX ± and CD ±)                        |                                                                     | -175                       |     | -300       | m∨    |
| V <sub>CM</sub>   | Diff. Input Common Mode<br>Voltage (RX ± and CD ±)<br>(Note 3) |                                                                     | 0                          |     | 5.5        | ٧     |
| Oscillator        | Pins (X1 and X2)                                               |                                                                     |                            |     | -          |       |
| V <sub>IH</sub>   | X1 Input High Voltage                                          | X1 is connected to an oscillator, and X2 is grounded                | 2.0                        |     | ¥ ×        | ٧     |
| V <sub>IL</sub>   | X1 Input Low Voltage                                           | X1 is connected to an oscillator, and X2 is grounded                | 12                         |     | 0.8        | ٧     |
| losc              | X1 Input Current                                               | $X1 = V_{CC}$ or GND<br>X2 = GND                                    | -2                         |     | +2         | mA    |

Note 1: This measurement was made while the DP83910A was undergoing transmission, reception, and collision detection. Also, this value was not measured instantaneously, but averaged over a span of several milliseconds. ( $V_{IN} = 2.4V$  or 0.4V and  $I_0 = 0$  mA).

Note 2: This measurement was made while the DP83910A was sitting idle with TXE low. Also, this value was not measured instantaneously, but averaged over a span of several milliseconds. (V<sub>IN</sub> = 2.4V or 0.4V and I<sub>0</sub> = 0 mA).

Note 3: This parameter is guaranteed by design and is not tested.

# 9.0 Switching Characteristics $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$

# **Oscillator Specification**

| Symbol           | Parameter                 | Min | Max | Units |
|------------------|---------------------------|-----|-----|-------|
| t <sub>XTH</sub> | X1 to Transmit Clock High | 5   | 30  | ns    |
| t <sub>XTL</sub> | X1 to Transmit Clock Low  | 5   | 30  | ns    |

### Transmit Timing (Start of Packet)



TL/F/9365-4

# **Transmit Specifications (Start of Packet)**

| Symbol             | Parameter                                                      | Min         | Max    | Units |
|--------------------|----------------------------------------------------------------|-------------|--------|-------|
| t <sub>TCh</sub>   | Transmit Clock High Time (Note 1)                              | 40          | 60     | ns    |
| t <sub>TCI</sub>   | Transmit Clock Low Time (Note 1)                               | 40          | 60     | ns    |
| t <sub>TCc</sub> * | Transmit Clock Cycle Time (Note 1)                             | 99.99       | 100.01 | ns    |
| t <sub>TCr</sub> * | Transmit Clock Rise Time (20% to 80%) (C <sub>L</sub> = 30 pF) |             | 8      | ns    |
| t <sub>TCf</sub> * | Transmit Clock Fall Time (80% to 20%) (C <sub>L</sub> = 30 pF) |             | 8      | ns    |
| t <sub>TEs</sub>   | Transmit Enable Setup Time to Rising Edge of TXC (Note 1)      | 20          |        | ns    |
| t <sub>TDs</sub>   | Transmit Data Setup Time from Rising Edge of TXC (Note 1)      | 20          |        | ns    |
| t <sub>TDh</sub>   | Transmit Data Hold Time from Rising Edge of TXC                | 0           |        | ns    |
| t <sub>TOd</sub>   | Transmit Output Delay from Rising Edge of TXC (Note 1)         |             | 65     | ns    |
| t <sub>TOf</sub> * | Transmit Output Fall Time (80% to 20%)                         |             | 7      | ns    |
| t <sub>TOr</sub> * | Transmit Output Rise Time (20% to 80%)                         |             | 7      | ns    |
| t <sub>TOi</sub> * | Transmit Output Jitter                                         | 0.5 Typical |        | ns    |

Note 1: This parameter is measured using the fifty percent point of each clock edge.

# 9.0 Switching Characteristics (Continued)

# Transmit Timing (End of Packet) TXC 1 0 0,1 TXD Last Bit TXE TXE TXE 1 0 0 1

TL/F/9365-5

TL/F/9365-6

# **Transmit Specifications (End of Packet)**

| Symbol             | Parameter                                         | Min | Max  | Units |
|--------------------|---------------------------------------------------|-----|------|-------|
| t <sub>TXEh</sub>  | Transmit Enable Hold Time from Rising Edge of TXC | 0   |      | ns    |
| t <sub>TOh</sub>   | Transmit Output High before Idle (Half Step)      | 200 |      | ns    |
| t <sub>TOi</sub> * | Transmit Output Idle Time (Half Step)             |     | 8000 | ns    |

### Receive Timing (Start of Packet)



# **Receiver Specifications (Start of Packet)**

| Symbol             | Parameter                                                     | Min | Max | Units |
|--------------------|---------------------------------------------------------------|-----|-----|-------|
| t <sub>RCd</sub>   | Receive Clock Duty Cycle (Note 1)                             | 40  | 60  | %     |
| t <sub>RCr</sub> * | Receive Clock Rise Time (20% to 80%, C <sub>TL</sub> = 30 pF) |     | 7   | ns    |
| t <sub>RCf</sub> * | Receive Clock Fall Time (80% to 20%, C <sub>TL</sub> = 30 pF) |     | 7   | ns    |
| t <sub>CRSon</sub> | Carrier Sense Turn On Delay                                   |     | 70  | ns    |
| † <sub>DAT</sub>   | Decoder Acquisition Time                                      |     | 700 | ns    |
| t <sub>RDd</sub>   | Receive Data Output Delay                                     |     | 150 | ns    |
| t <sub>RDs</sub>   | Receive Data Output Stable after Going Valid                  | 90  |     | ns    |
| t <sub>Dtor</sub>  | Differential Inputs Turn-On Pulse (Note 2)                    | 30  |     | ns    |
| †RDV               | Receive Data Output Valid from Falling Edge of RXC            |     | 10  | ns    |

Note 1: This parameter is measured using the fifty percent point of each clock edge.

Note 2: This parameter was characterized with a differential input of -375 mV on the receive pair inputs.

# 9.0 Switching Characteristics (Continued)

### Receive Timing (End of Packet)



# **Receiver Specifications (End of Packet)**

| Symbol  | Parameter                                     | Min | Max | Units     |
|---------|-----------------------------------------------|-----|-----|-----------|
| tCRSoff | Carrier Sense Turn Off Delay (Note 1)         |     | 155 | ns        |
| taxch   | Minimum Number of RXCs after CRS Low (Note 2) | 5   |     | Bit Times |

Note 1: When CRS goes low, it will go low a minimum of 2 receive clocks.

Note 2: The DP8390 Network Interface Controller (NIC) requires a minimum of 5 receive clocks after CRS goes low to function properly.

# Collision Timing



# **Collision Specifications**

| Symbol            | Parameter                                              | Min | Max | Units |
|-------------------|--------------------------------------------------------|-----|-----|-------|
| tCOLon            | Collision Turn On Delay                                |     | 60  | ns    |
| tCOLoff           | Collision Turn Off Delay                               |     | 350 | ns    |
| t <sub>Dtoc</sub> | Differential Inputs Turn-On<br>Pulse (Squelch, Note 1) | 30  |     | ns    |

Note 1: This parameter was characterized with a differential input of -375 mV on the collision input pair.

## 9.0 Switching Characteristics (Continued)



## **Loopback Specifications**

| Symbol           | Parameter                    | Min  | Max | Units |
|------------------|------------------------------|------|-----|-------|
| t <sub>LBs</sub> | Loopback Setup Time (Note 1) | 50   |     | ns    |
| t <sub>LBh</sub> | Loopback Hold Time (Note 1)  | 1000 |     | ns    |

Note 1: This parameter is guaranteed by design and is not tested.

### **AC Timing Test Conditions**

All specifications are valid only if the mandatory isolation is employed and all differential signals are taken to be at the AUI side of the pulse tranformer.

Input Pulse Levels (TTL/CMOS)

GND to 3.0V

Input Rise and Fall Times (TTL/CMOS)

5 ns

Input and Output Reference Levels

(TTL/CMOS) Input Pulse Levels

1.3V

(Diff.) Input and Output -350 to -1315 mV 50% Point of

Reference Levels (Diff.)

the Differential



# Capacitance TA = 25°C, f = 1 MHz

| Symbol           | Parameter          | Тур | Units |
|------------------|--------------------|-----|-------|
| C <sub>IN</sub>  | Input Capacitance  | 7   | pF    |
| C <sub>OUT</sub> | Output Capacitance | 7   | ρF    |



TL/F/9365-12

FIGURE 4 Note: In the above diagram, the TX+ and TX- signals are taken from the AUI side of the isolation (pulse transformer). The pulse transformer used for all testing is the Pulse Engineering PE64103.