# National Semiconductor

## DM54S280/DM74S280 9-Bit Parity Generators/Checkers

### **General Description**

These universal, nine-bit parity generators/checkers utilize Schottky-clamped TTL high-performance circuitry, and feature odd/even outputs to facilitate operation of either odd or even parity applications. The word-length capability is easily expanded by cascading.

The S280 can be used to upgrade the performance of most systems utilizing the DM74180 parity generator/checker. Although the S280 is implemented without expander inputs, the corresponding function is provided by the availability of all input at pin 4, and no internal connection at pin 3. This permits the S280 to be substituted for the 180 in existing designs to produce an identical function, even if S280's are mixed with existing 180's. Input buffers are provided so that each input represents only one normal 74S load, and full fan-out to 10 normal Series 74S loads is available from each of the outputs at low logic levels. A fan-out to 20 normal Series 74S loads is provided at high logic levels, to facilitate connection of unused inputs to used inputs.

#### Features

- Generates either odd or even parity for nine data lines
- Cascadable for N-bits
- Can be used to upgrade existing systems using MSI parity circuits
- Typical data-to-output delay—14 ns

## **Connection Diagram**



TL/F/6483-1



## **Function Table**

| Number of Inputs (A   | Outputs       |                      |  |  |
|-----------------------|---------------|----------------------|--|--|
| Thru I) that are High | $\Sigma$ Even | $\Sigma  \text{Odd}$ |  |  |
| 0, 2, 4, 6, 8         | н             | L                    |  |  |
| 1, 3, 5, 7, 9         | L             | Н                    |  |  |

#### Absolute Maximum Ratings (Note)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage                       | 7V              |
|--------------------------------------|-----------------|
| Input Voltage                        | 5.5V            |
| Operating Free Air Temperature Range |                 |
| DM54S                                | -55°C to +125°C |
| DM74S                                | 0°C to +70°C    |
| Storage Temperature Range            | -65°C to +150°C |

Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

## **Recommended Operating Conditions**

| Symbol          | Parameter                      | DM54S280 |     |     | DM74S280 |     |      | Units |
|-----------------|--------------------------------|----------|-----|-----|----------|-----|------|-------|
|                 |                                | Min      | Nom | Max | Min      | Nom | Max  | Onits |
| V <sub>CC</sub> | Supply Voltage                 | 4.5      | 5   | 5.5 | 4.75     | 5   | 5.25 | v     |
| VIH             | High Level Input Voltage       | 2        |     |     | 2        |     |      | V     |
| VIL             | Low Level Input Voltage        |          |     | 0.8 |          |     | 0.8  | V     |
| юн              | High Level Output Current      |          |     | -1  |          |     | -1   | mA    |
| IOL             | Low Level Output Current       |          |     | 20  |          |     | 20   | mA    |
| T <sub>A</sub>  | Free Air Operating Temperature | -55      |     | 125 | 0        |     | 70   | °C    |

## Electrical Characteristics over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter                            | Conditions                                       |      | Min | Typ<br>(Note 1) | Max  | Units |  |
|-----------------|--------------------------------------|--------------------------------------------------|------|-----|-----------------|------|-------|--|
| VI              | Input Clamp Voltage                  | $V_{CC} = Min, I_I = -18 mA$                     |      |     |                 | -1.2 | V     |  |
| V <sub>OH</sub> | High Level Output<br>Voltage         | $V_{CC} = Min, I_{OH}$<br>$V_{IL} = Max, V_{IH}$ |      | 2.7 | 3.4             |      | v     |  |
| V <sub>OL</sub> | Low Level Output<br>Voltage          | $V_{CC} = Min, I_{OL}$<br>$V_{IH} = Min, V_{IL}$ | -    |     |                 | 0.5  | v     |  |
| i,              | Input Current @ Max<br>Input Voltage | $V_{CC} = Max, V_I = 5.5V$                       |      |     |                 | 1    | mA    |  |
| Iн              | High Level Input Current             | $V_{CC} = Max, V_I = 2.7V$                       |      |     |                 | 50   | μΑ    |  |
| lıL             | Low Level Input Current              | $V_{CC} = Max, V_I = 0.5V$                       |      |     |                 | -2   | mA    |  |
| los             | Short Circuit                        | V <sub>CC</sub> = Max                            | DM54 | -40 |                 | -100 | mA    |  |
|                 | Output Current                       | (Note 2)                                         | DM74 | -40 |                 | -100 |       |  |
| lcc             | Supply Current                       | V <sub>CC</sub> Max (Note                        | 3)   |     | 67              | 105  | mA    |  |

Note 1: All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ .

Note 2: Not more than one output should be shorted at a time, and the duration should not exceed one second.

Note 3:  $I_{CC}$  is measured with all inputs grounded and all outputs open.

| Symbol           | Parameter                                          | From (Input)<br>To (Output) | $R_{L} = 280\Omega$ $C_{L} = 15 \text{pF}$ |     | $ \begin{array}{l} \mathbf{R_L} = 280\Omega \\ \mathbf{C_L} = 50 \ \mathbf{pF} \end{array} $ |     | Units |
|------------------|----------------------------------------------------|-----------------------------|--------------------------------------------|-----|----------------------------------------------------------------------------------------------|-----|-------|
|                  |                                                    |                             | Min                                        | Max | Min                                                                                          | Max |       |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Data to<br>Σ Even           |                                            | 21  |                                                                                              | 24  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Data to $\Sigma$ Even       |                                            | 18  |                                                                                              | 21  | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | Data to<br>Σ Odd            |                                            | 21  |                                                                                              | 24  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Data to<br>Σ Odd            |                                            | 18  |                                                                                              | 21  | ns    |

## Logic Diagram



TL/F/6483-2

S280

## **Typical Applications**

Three S280's can be used to implement a 25-line parity generator/checker. This arrangement will provide parity in typically 25 ns. (See *Figure 1*.)

As an alternative, the outputs of two or three parity generators/checkers can be decoded with a 2-input (S86) or

3-input (S135) exclusive-OR gate for 18 or 27-line parity applications.

Longer word lengths can be implemented by cascading S280's. As shown in *Figure 2*, parity can be generated for word lengths up to 81 bits in typically 25 ns.





TL/F/6483-3



