# 1.4 A Switching Regulator with 5.0 V, 100 mA Linear Regulator with Watchdog, RESET and ENABLE The CS5112 is a dual output power supply integrated circuit. It contains a $5.0~\rm V \pm 2\%$ , $100~\rm mA$ linear regulator, a watchdog timer, a linear output voltage monitor to provide a Power On Reset (POR) and a $1.4~\rm A$ current mode PWM switching regulator. The 5.0 V linear regulator is comprised of an error amplifier, reference, and supervisory functions. It has low internal supply current consumption and provides 1.2 V (typical) dropout voltage at maximum load current. The watchdog timer circuitry monitors an input signal (WDI) from the microprocessor. It responds to the falling edge of this watchdog signal. If a correct watchdog signal is not received within the externally programmable time, a reset signal is issued. The externally programmable active reset circuit operates correctly for an output voltage ( $V_{LIN}$ ) as low as 1.0 V. During power up, or if the output voltage shifts below the regulation limit, $\overline{RESET}$ toggles low and remains low for the duration of the delay after proper output voltage regulation is restored. Additionally a reset pulse is issued if the correct watchdog is not received within the programmed time. Reset pulses continue until the correct watchdog signal is received. The reset pulse width and frequency, as well as the Power On Reset delay, are set by one external RC network. The current mode PWM switching regulator is comprised of an error amplifier with selectable feedback inputs, a current sense amplifier, an adjustable oscillator, and a 1.4 A output power switch with anti-saturation control. The switching regulator can be configured in a variety of topologies. The CS5112 is load dump capable and has protection circuitry which includes current limit on the linear and switcher outputs, and an overtemperature limiter. #### **Features** - Linear Regulator - $-5.0 \text{ V} \pm 2\% @ 100 \text{ mA}$ - Switching Regulator - 1.4 A Peak Internal Switch - 120 kHz Maximum Switching Frequency - 5.0 V to 26 V Operating Supply Range - Smart Functions - Watchdog - RESET - ENABLE - Protection - Overtemperature - Current Limit - Internally Fused Leads in SO–24L Package # ON Semiconductor\* http://onsemi.com SO-24L DWF SUFFIX CASE 751E # MARKING DIAGRAM A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week ## **PIN CONNECTIONS** ### ORDERING INFORMATION | Device | Package | Shipping | |---------------|---------|------------------| | CS5112YDWF24 | SO-24L | 31 Units/Rail | | CS5112YDWFR24 | SO-24L | 1000 Tape & Reel | Figure 1. Block Diagram # **ABSOLUTE MAXIMUM RATINGS\*** | Rating | Value | Unit | |-------------------------------------------------------------------------------------------------------------------|--------------------------|--------| | Logic Inputs/Outputs (ENABLE, SELECT, WDI, RESET) | -0.3 to V <sub>LIN</sub> | ٧ | | V <sub>LIN</sub> | -0.3 to 10 | | | V <sub>IN</sub> , V <sub>REG:</sub> DC Input Voltage Peak Transient Voltage (26 V Load Dump @ 14 V V <sub>I</sub> | | V<br>V | | V <sub>SW</sub> Peak Transient Voltage | 54 | V | | C <sub>OSC</sub> , C <sub>Delay</sub> , COMP, V <sub>FB1</sub> , V <sub>FB2</sub> | -0.3 to V <sub>LIM</sub> | V | | Power Dissipation | Internally Limited | _ | | V <sub>LIN</sub> Output Current | Internally Limited | - | | V <sub>SW</sub> Output Current | Internally Limited | _ | | RESET Output Sink Current | 5.0 | mA | | ESD Susceptibility (Human Body Model) | 2.0 | kV | | ESD Susceptibility (Machine Model) | 200 | ٧ | | Storage Temperature | –65 to 150 | °C | | Lead Temperature Soldering: Reflow: (SMD styles only) (Note 1 | ) 230 peak | °C | <sup>1. 60</sup> second maximum above 183°C. <sup>\*</sup>The maximum package power dissipation must be observed. # CS5112 **ELECTRICAL CHARACTERISTICS** (5.0 V $\leq$ V<sub>IN</sub> $\leq$ 26 V and -40°C $\leq$ T<sub>J</sub> $\leq$ 150°C, C<sub>OUT</sub> = 100 $\mu$ F (ESR $\leq$ 8.0 $\Omega$ ), C<sub>Delay</sub> = 0.1 $\mu$ F, R<sub>BIAS</sub> = 64.9 k $\Omega$ , C<sub>OSC</sub> = 390 pF, C<sub>COMP</sub> = 0.1 $\mu$ F; unless otherwise specified.) | Characteristic | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-------|------| | General | | | | | | | I <sub>IN</sub> Off Current | 6.6 V ≤ V <sub>IN</sub> ≤ 26 V, I <sub>SW</sub> = 0 A | _ | - | 2.0 | mA | | I <sub>IN</sub> On Current | 6.6 V ≤ V <sub>IN</sub> ≤ 26 V, I <sub>SW</sub> = 1.4 A | - | 30 | 70 | mA | | I <sub>REG</sub> Current | I <sub>LIN</sub> = 100 mA, 6.6 V ≤ V <sub>IN</sub> ≤ 26 V | - | - | 6.0 | mA | | Thermal Limit | Guaranteed by Design | 160 | _ | 210 | °C | | 5.0 V Regulator Section | | • | | | | | V <sub>LIN</sub> Output Voltage | $6.6 \text{ V} \le \text{V}_{\text{REG}} \le 26 \text{ V},$<br>$1.0 \text{ mA} \le \text{I}_{\text{LIN}} \le 100 \text{ mA}$ | 4.9 | 5.0 | 5.1 | V | | Dropout Voltage | (V <sub>REG</sub> - V <sub>LIN</sub> ) @ I <sub>LIN</sub> = 100 mA | - | 1.2 | 1.5 | V | | Line Regulation | 6.6 V ≤ V <sub>REG</sub> ≤ 26 V, I <sub>LIN</sub> = 5.0 mA | _ | 5.0 | 25 | mV | | Load Regulation | V <sub>REG</sub> = 19 V, 1.0 mA ≤ I <sub>LIN</sub> ≤ 100 mA | _ | 5.0 | 25 | mV | | Current Limit | 6.6 V ≤ V <sub>REG</sub> ≤ 26 V | 120 | _ | _ | mA | | DC Ripple Rejection | 14 V ≤ V <sub>REG</sub> ≤ 24 V | 60 | 75 | _ | dB | | RESET Section | | | | • | • | | Low Threshold (V <sub>RTL</sub> ) | V <sub>LIN</sub> Decreasing | 4.05 | 4.25 | 4.45 | V | | High Threshold (V <sub>RTH</sub> ) | V <sub>LIN</sub> Increasing | 4.2 | 4.45 | 4.7 | V | | Hysteresis | V <sub>RTH</sub> – V <sub>RTL</sub> | 140 | 190 | 240 | mV | | Active High | V <sub>LIN</sub> > V <sub>RTH</sub> , I <sub>RESET</sub> = -25 μA | V <sub>LIN</sub> - 0.5 | _ | - | V | | Active Low | V <sub>LIN</sub> = 1.0 V, 10 kΩ Pull–Up from<br>RESET to V <sub>LIN</sub> | - | - | 0.4 | V | | | V <sub>LIN</sub> = 4.0 V, I <sub>RESET</sub> = 1.0 mA | - | | 0.7 | V | | Delay | Invalid WDI | 6.25 | 8.78 | 11 | ms | | Power On Delay | V <sub>LIN</sub> Crossing V <sub>RTH</sub> | 6.25 | _ | _ | ms | | Watchdog Input (WDI) | | | | T | T | | VIH | Peak WDI Needed to Activate RESET | _ | - | 2.0 | V | | VIL | <del>-</del> | 0.8 | | - | V | | Hysteresis | Note 2 | 25 | 50 | - | mV | | Pull-Up Resistor | WDI = 0 V | 20 | 50 | 100 | kΩ | | Low Threshold | - | 6.25 | 8.78 | 11 | ms | | Floating Input Voltage | - | 3.5 | - | - | V | | WDI Pulse Width | - | | - | 5.0 | μs | | Switcher Section | 1 | | | T | 1 | | Minimum Operating Input<br>Voltage | - | - | _ | 5.0 | V | | Switching Frequency | Refer to Figure 5 | 80 | 95 | 110 | kHz | | Switch Saturation Voltage | I <sub>SW</sub> = 1.4 A | 0.7 | 1.1 | 1.6 | V | | Output Current Limit | - | 1.4 | _ | 2.5 | А | | Max Switching Frequency | $V_{SW}$ = 7.5 V with 50 $\Omega$ Load, Refer to Figure 5 | 120 | - | _ | kHz | | V <sub>FB1</sub> Regulation Voltage | - | 1.206 | 1.25 | 1.294 | V | <sup>2.</sup> Guaranteed by design, not 100% tested in productions. # **CS5112** **ELECTRICAL CHARACTERISTICS (continued)** (5.0 V $\leq$ V<sub>IN</sub> $\leq$ 26 V and $-40^{\circ}$ C $\leq$ T<sub>J</sub> $\leq$ 150 $^{\circ}$ C, C<sub>OUT</sub> = 100 μF (ESR $\leq$ 8.0 $\Omega$ ), C<sub>Delay</sub> = 0.1 μF, R<sub>BIAS</sub> = 64.9 kΩ, C<sub>OSC</sub> = 390 pF, C<sub>COMP</sub> = 0.1 μF; unless otherwise specified.) | Characteristic | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------------------|--------------------------------------------------------------------------|-------|------|-------|------| | Switcher Section (continued) | | | | | | | V <sub>FB2</sub> Regulation Voltage | - | 1.206 | 1.25 | 1.294 | V | | V <sub>FB1</sub> , V <sub>FB2</sub> Input Current | V <sub>FB1</sub> = V <sub>FB2</sub> = 5.0 V | - | - | 1.0 | μΑ | | Oscillator Charge Current | C <sub>OSC</sub> = 0 V | 35 | 40 | 45 | μА | | Oscillator Discharge Current | C <sub>OSC</sub> = V40 | 270 | 320 | 370 | μА | | C <sub>Delay</sub> Charge Current | C <sub>Delay</sub> = 0 V | 35 | 40 | 45 | μΑ | | Switcher Max Duty Cycle | $V_{SW}$ = 5.0 V with 50 $\Omega$ Load,<br>$V_{FB1}$ = $V_{FB2}$ = 1.0 V | 72 | 85 | 95 | % | | Current Sense Amp Gain | I <sub>SW</sub> = 2.3 A | - | 7.0 | _ | V/V | | Error Amp DC Gain | - | _ | 67 | _ | dB | | Error Amp Transconductance | - | - | 2700 | _ | μA/V | | ENABLE Input | | • | • | • | | | VIL | - | 0.8 | 1.24 | _ | V | | VIH | - | - | 1.3 | 2.0 | V | | Hysteresis | - | - | 60 | _ | mV | | Input Impedance | - | 10 | 20 | 40 | kΩ | | Select Input | | • | | | • | | VIL (Selects V <sub>FB1</sub> ) | 4 9 ≤ V <sub>LIN</sub> ≤ 5.1 | 0.8 | 1.25 | - | V | | VIH (Selects V <sub>FB2</sub> ) | 4 9 ≤ V <sub>LIN</sub> ≤ 5 1 | - | 1.25 | 2.0 | V | | SELECT Pull-Up | SELECT = 0 V | 10 | 24 | 50 | kΩ | | Floating Input Voltage | - | 3.5 | 4.5 | - | V | # PIN FUNCTION DESCRIPTION | PACKAGE PIN # | | | | | |----------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--| | SO-24L | PIN SYMBOL | FUNCTION | | | | 1 | V <sub>IN</sub> | Supply voltage. | | | | 2, 3 | NC | No connection. | | | | 4 | V <sub>SW</sub> | Collector of NPN power switch for switching regulator section. | | | | 5, 6, 7, 8, 17, 18, 19, 20 | GND | Connected to the heat removing leads. | | | | 9 | V <sub>FB1</sub> | Feedback input voltage 1 (referenced to 1.25 V). | | | | 10 | V <sub>FB2</sub> | Feedback input voltage 2 (referenced to 1.25 V). | | | | 11 | SELECT | Logic level input that selects either $V_{FB1}$ or $V_{FB2}$ . An open selects $V_{FB2}$ . Connect to GND to select $V_{FB1}$ . | | | | 12 | COMP | Output of the transconductance error amplifier. | | | | 13 | C <sub>OSC</sub> | A capacitor connected to GND sets the switching frequency. Refer to Figure 5. | | | | 14 | WDI | Watchdog input. Active on falling edge. | | | | 15 | C <sub>Delay</sub> | A capacitor connected to GND sets the Power On Reset and Watchdog time. | | | | 16 | RESET | RESET output. Active low if $V_{LIN}$ is below the regulation limit. If watchdog timeout is reached, a reset pulse train is issued. | | | | 21 | I <sub>BIAS</sub> | A resistor connected to GND sets internal bias currents as well as the $C_{\mbox{OSC}}$ and $C_{\mbox{Delay}}$ charge currents. | | | # PIN FUNCTION DESCRIPTION (continued) | PACKAGE PIN # | | | | |---------------|------------------|--------------------------------------------------------------------------|--| | SO-24L | PIN SYMBOL | FUNCTION | | | 22 | V <sub>LIN</sub> | Regulated 5.0 V output from the linear regulator section. | | | 23 | $V_{REG}$ | Input voltage to the linear regulator and the internal supply circuitry. | | | 24 | ENABLE | Logic level input to shut down the switching regulator. | | # TYPICAL PERFORMANCE CHARACTERISTICS Figure 2. 5.0 V Regulator Bias Current vs. Load Current Figure 3. Supply Current vs. Switch Current Figure 5. Oscillator Frequency (kHz) vs. $C_{OSC}$ (pF), Assuming $R_{BIAS}$ = 64.9 k $\Omega$ #### CIRCUIT DESCRIPTION Figure 6. Block Diagram of 5.0 V Linear Regulator Portion of the CS5112 #### **5.0 V LINEAR REGULATOR** The 5.0 V linear regulator consists of an error amplifier, bandgap voltage reference, and a composite pass transistor. The 5.0 V linear regulator circuitry is shown in Figure 6. When an unregulated voltage greater than 6.6 V is applied to the $V_{REG}$ input, a 5.0 V regulated DC voltage will be present at $V_{LIN}.$ For proper operation of the 5.0 V linear regulator, the $I_{BIAS}$ lead must have a 64.9 k $\Omega$ pull down resistor to ground. A 100 $\mu F$ or larger capacitor with an ESR < 8.0 $\Omega$ must be connected between $V_{LIN}$ and ground. To operate the 5.0 V linear regulator as an independent regulator (i.e. separate from the switching supply), the input voltage must be tied to the $V_{REG}$ lead. As the voltage at the $V_{REG}$ input is increased, $Q_1$ is turned on. Q<sub>1</sub> provides base drive for Q<sub>2</sub> which in turn provides base current for $Q_3$ . As $Q_3$ is turned on, the output voltage. V<sub>LIN</sub>, begins to rise as Q<sub>3</sub>'s output current charges the output capacitor, C<sub>OUT</sub>. Once V<sub>LIN</sub> rises to a certain level, the error amplifier becomes biased and provides the appropriate amount of base current to $Q_1$ . The error amplifier monitors the scaled output voltage via an internal voltage divider, R<sub>2</sub> through R<sub>5</sub>, and compares it to the bandgap voltage reference. The error amplifier output or error signal is an output current equal to the error amplifier's input differential voltage times the transconductance of the amplifier. Therefore, the error amplifier varies the base current to $Q_1$ , which provides bias to $Q_2$ and $Q_3$ , based on the difference between the reference voltage and the scaled V<sub>LIN</sub> output voltage. #### CONTROL FUNCTIONS The watchdog timer circuitry monitors an input signal (WDI) from the microprocessor. It responds to the falling edge of this watchdog signal which it expects to see within an externally programmable time (see Figure 7). The watchdog time is given by: $$t_{WDI} = 1.353 \times C_{Delay}R_{BIAS}$$ Using $C_{\rm Delay}=0.1~\mu F$ and $R_{\rm BIAS}=64.9~k\Omega$ gives a time ranging from 6.25 ms to 11 ms assuming ideal components. Based on this, the software must be written so that the watchdog arrives at least every 6.25 ms. In practice, the tolerance of $C_{\rm Delay}$ and $R_{\rm BIAS}$ must be taken into account when calculating the minimum watchdog time ( $t_{\rm WDI}$ ). Figure 7. Timing Diagram for Normal Regulator Operation If a correct watchdog signal is not received within the specified time a reset pulse train is issued until the correct watchdog signal is received. The nominal reset signal in this case is a 5 volt square wave with a 50% duty cycle as shown in Figure 8. A: Watchdog waiting for low–going transition on WDI B: $\overline{\text{RESET}}$ stays low for $t_{\text{WDI}}$ time Figure 8. Timing Diagram When WDI Fails to Appear Within the Preset Time Interval, twol The $\overline{RESET}$ signal frequency is given by: $$f_{RESET} = \frac{1}{2(t_{WDI})}$$ The Power On Reset (POR) and low voltage $\overline{RESET}$ use the same circuitry and issue a reset when the linear output voltage is below the regulation limit. After $V_{LIN}$ rises above the minimum specified value, $\overline{RESET}$ remains low for a fixed period $t_{POR}$ as shown in Figures 9 and 10. Figure 9. The Power On Reset Time Interval (t<sub>POR</sub>) Begins When V<sub>LIN</sub> Rises Above 4.45 V (Typical) Figure 10. RESET Signal Is Issued Whenever V<sub>LIN</sub> Falls Below 4.25 V (Typical) The POR delay ( $t_{POR}$ ) is given by: $t_{POR} = 1.353 \times C_{Delay}R_{BIAS}$ ### **CURRENT MODE PWM SWITCHING CIRCUITRY** The current mode PWM switching voltage regulator contains an error amplifier with selectable feedback inputs, a current sense amplifier, an adjustable oscillator and a 1.4 A output power switch with antisaturation control. The switching regulator and external components, connected in a boost configuration, are shown in Figure 11. The switching regulator begins operation when $V_{REG}$ and $V_{IN}$ are raised above 5 volts. $V_{REG}$ is required since the switching supply's control circuitry is powered through $V_{LIN}$ . $V_{IN}$ supplies the base drive to the switcher output transistor. The output transistor turns on when the oscillator starts to charge the capacitor on $C_{\rm OSC}$ . The output current will develop a voltage drop across the internal sense resistor ( $R_{\rm S}$ ). This voltage drop produces a proportional voltage at the output of the current sense amplifier, which is compared to the output of the error amplifier. The error amplifier generates an output voltage which is proportional to the difference between the scaled down output boost voltage ( $V_{\rm FB1}$ or $V_{\rm FB2}$ ) and the internal bandgap voltage reference. Once the current sense amplifier output exceeds the error amplifier's output voltage, the output transistor is turned off. The energy stored in the inductor during the output transistor on time is transferred to the load when the output transistor is turned off. The output transistor is turned back on at the next rising edge of the oscillator. On a cycle by cycle basis, the current mode controller in a discontinuous mode of operation charges the inductor to the appropriate amount of energy, based on the energy demand of the load. Figure 12 shows the typical current and voltage waveforms for a boost supply operating in the discontinuous mode. ## Notes: 1. Refer to Figure 5 to determine oscillator frequency. - 2. The switching regulator can be disabled by providing a logic high at the ENABLE input. - 3. The boost output voltage can be controlled dynamically by the feedback select input. If select is open, $V_{FB2}$ is selected. If select is low, then $V_{FB1}$ is selected. Figure 11. Block Diagram of the 1.4 A Current Mode Control Switching Regulator Portion of the CS5112 in a Boost Configuration Figure 12. Voltage and Current Waveforms for Boost Topology in CS5112 ## PROTECTION CIRCUITRY The current out of $V_{\rm LIN}$ is sensed in order to limit excessive power dissipation in the linear output transistor over the output range of 0~V to regulation. Also, the current into $V_{\rm SW}$ is sensed in order to provide the current limit function in the switcher output transistor. If the die temperature is increased above $160^{\circ}\text{C}$ , either due to excessive ambient temperature or excessive power dissipation, the drive to the linear output transistor is reduced proportionally with increasing die temperature. Therefore, $V_{LIN}$ will decrease with increasing die temperature above $160^{\circ}\text{C}$ . Since the switcher control circuitry is powered through $V_{LIN}$ , the switcher performance, including current limit, will be affected by the decrease in $V_{LIN}$ . #### **APPLICATION NOTES** ## **DESIGN PROCEDURE FOR BOOST TOPOLOGY** This section outlines a procedure for designing a boost switching power supply operating in the discontinuous mode. #### Step 1 Determine the output power required by the load. $$POUT = IOUTVOUT$$ (1) #### Step 2 Choose $C_{OSC}$ based on the target oscillator frequency with an external resistor value, $R_{BIAS} = 64.9 \text{ k}\Omega$ (See Figure 5). ### Step 3 Next select the output voltage feedback sense resistor divider as follows (Figure 13). For $V_{FB1}$ active, choose a value for $R_1$ and then solve for $R_{EO}$ where: $$R_{EQ} = \frac{R_1}{\frac{V_{OUT}}{V_{ER1}} - 1}$$ (2) For V<sub>FB2</sub> active, find: $$V_{FB1} = V_{OUT} \left( \frac{R_{EQ}}{R_1 + R_{EQ}} \right)$$ (3) and then calculate R2 where: $$R_2 = \frac{V_{R2}}{I_{R2}} = \frac{V_{FB1} - V_{FB2}}{V_{FB1}/R_{EQ}}$$ (4) Then find R<sub>3</sub>, where: $$R_3 = R_{EQ} - R_2 \tag{5}$$ Figure 13. Feedback Sense Resistor Divider Connected Between V<sub>OUT</sub> and Ground #### Step 4 Determine the maximum on time at the minimum oscillator frequency and $V_{\rm IN}.$ For discontinuous operation, all of the stored energy in the inductor is transferred to the load prior to the next cycle. Since the current through the inductor cannot change instantaneously and the inductance is constant, a volt–second balance exists between the on time and off time. The voltage across the inductor during the on cycle is $V_{\rm IN}$ and the voltage across the inductor during the off cycle is $V_{\rm OUT}-V_{\rm IN}.$ Therefore: $$V_{IN}t_{ON} = (V_{OUT} - V_{IN})t_{OFF}$$ (6) where the maximum on time is: $$ton(MAX) \approx \left[1 - \frac{VIN(MIN)}{VOUT(MAX)}\right] \left[\frac{1}{fSW(MIN)}\right]$$ (7) ## Step 5 Calculate the maximum inductance allowed for discontinuous operation: $$L(MAX) = \frac{fSW(MIN)VIN^{2}(MIN)tON^{2}(MAX)}{2POLIT/n}$$ (8) where $\eta$ = efficiency. Usually $\eta=0.75$ is a good starting point. The IC's power dissipation should be calculated after the peak current has been determined in Step 6. If the efficiency is less than originally assumed, decrease the efficiency and recalculate the maximum inductance and peak current. #### Step 6 Determine the peak inductor current at the minimum inductance, minimum $V_{\rm IN}$ and maximum on time to make sure the inductor current doesn't exceed 1.4 A. $$I_{PK} = \frac{V_{IN(MIN)}t_{ON(MAX)}}{L_{(MIN)}}$$ (9) ## Step 7 Determine the minimum output capacitance and maximum ESR based on the allowable output voltage ripple. $$C_{OUT(MIN)} = \frac{IPK}{8f\Delta V_{RIPPLE}}$$ (10) $$ESR(MIN) = \frac{\Delta V_{RIPPLE}}{I_{PK}}$$ (11) In practice, it is normally necessary to use a larger capacitance value to obtain a low ESR. By placing capacitors in parallel, the equivalent ESR can be reduced. # Step 8 Compensate the feedback loop to guarantee stability under all operating conditions. To do this, we calculate the modulator gain and the feedback resistor network attenuation and set the gain of the error amplifier so that the overall loop gain is 0 dB at the crossover frequency, $f_{\rm CO}$ . In addition, the gain slope should be -20 dB/decade at the crossover frequency. The low frequency gain of the modulator (i.e. error amplifier output to output voltage) is: $$\frac{\Delta V_{OUT}}{\Delta V_{EA}} = \frac{IPK(MAX)}{V_{EA}(MAX)} \sqrt{\frac{R_{LOAD}Lf}{2}}$$ (12) where: $$IPK(MAX) = \frac{VEA(MAX)/GCSA}{RS} = \frac{2.4 \text{ V}/7}{150 \text{ m}\Omega} = 2.3 \text{ Å (13)}$$ The V<sub>OUT</sub>/V<sub>EA</sub> transfer function has a pole at: $$f_p = 1/(\pi R_{LOAD}C_{OUT})$$ (14) and a zero due to the output capacitor's ESR at: $$f_Z = 1/(2\pi ESR(C_{OUT}))$$ (15) Since the error amplifier reference voltage is 1.25 V, the output voltage must be divided down or attenuated before being applied to the input of the error amplifier. The feedback resistor divider attenuation is: The error amplifier in the CS5112 is an operational transconductance amplifier (OTA), with a gain given by: $$GOTA = gmZOUT$$ (16) where: $$gm = \frac{\Delta I_{OUT}}{\Delta V_{IN}}$$ (17) For the CS5112, gm = $2700 \mu A/V$ typical. One possible error amplifier compensation scheme is shown in Figure 14. This gives the error amplifier a gain plot as shown in Figure 15. For the error amplifier gain shown in Figure 15, a low frequency pole is generated by the error amplifier output impedance and $C_1$ . This is shown by the line AB with a -20 dB/decade slope in Figure 15. The slope changes to zero at point B due to the zero at: $$f_Z = 1/(2\pi R_4 C_1)$$ (18) Figure 14. RC Network Used to Compensate the Error Amplifier (OTA) A pole at point C: $$f_p = 1/(\pi R_4 C_2)$$ (19) offsets the zero set by the ESR of the output capacitors. An alternative scheme uses a single capacitor as shown in Figure 16, to roll the gain off at a relatively low frequency. #### Step 9 Finally the watchdog timer period and Power on Reset time is determined by: $$t_{Delay} = 1.353 \times C_{Delay}R_{BIAS}$$ (20) Figure 15. Bode Plot of Error Amplifier (OTA) Gain and Modulator Gain Added to the Feedback Resistor Divider Attenuation Figure 16. A Typical Application Diagram with External Components Configured in a Boost Topology # **CS5112** # LINEAR REGULATOR OUTPUT CURRENT VS. INPUT VOLTAGE Figure 17. The Shaded Area Shows the Safe Operating Area of the CS5112 as a Function of $I_{LIN}$ , $V_{REG}$ , and $\Theta_{JA}$ . Refer to Table 5 for Typical Loads and Voltages. Table 5. | V <sub>REG</sub> (V) | V <sub>IN</sub> (V) | I <sub>LIN</sub> (mA) | Linear Power<br>Dissipation (W) | Worst Case Switcher<br>Power Available<br>(⊖ <sub>JA</sub> = 55°C/W) (W) | Worst Case Switcher<br>Power Available<br>(⊖ <sub>JA</sub> = 35°C/W) (W) | |----------------------|---------------------|-----------------------|---------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------| | 20 | 14 | 25 | 0.44 | 0.74 | 1.42 | | 20 | 14 | 50 | 0.83 | 0.35 | 1.03 | | 20 | 14 | 75 | 1.22 | • | 0.64 | | 20 | 14 | 100 | 1.60 | • | 0.26 | | 25 | 14 | 25 | 0.60 | 0.58 | 1.26 | | 25 | 14 | 50 | 1.11 | 0.07 | 0.75 | | 25 | 14 | 75 | 1.62 | • | 0.24 | | 25 | 14 | 100 | 2.14 | • | * | <sup>\*</sup>Subjecting the CS5112 to these conditions will exceed the maximum total power that the part can handle, thereby forcing it into thermal limit. # **PACKAGE THERMAL DATA** | Parameter | | SO-24L | Unit | |-----------------|---------|--------|------| | $R_{\Theta JC}$ | Typical | 9 | °C/W | | $R_{\Theta JA}$ | Typical | 55 | °C/W |