



## 100MS

# **EMI SHIELD**

### DESCRIPTION

The 100MS is an epoxy encapsulated electromagnetic/ electrostatic interference (EMI) shield for use with circuits where sensitivity to EMI is critical. It was designed to attenuate EMI by converting electromagnetic field energy into heat that is absorbed by the shield and by shunting electrostatic fields to common. The 100MS may be used in applications to either confine or exclude EMI. Its cavity was designed for 28.45mm x 28.45mm x 7.24mm, 20-pin hybrid packages. The shields in the cover and base plate are in two separate halves to maintain the electrical isolation between the adjacent rows of pins of the module it encloses. Because of the spacing between the shield halves and epoxy flow holes, the 100MS provides a partial, but adequate low reluctance path for electromagnetic flux. The 100MS is well suited for use with isolation modules such as the Burr-Brown 3656, 722, and 724.

### **ASSEMBLY INSTRUCTIONS**

Assemble the base plate to the module by pushing the pins of the module through the beveled holes in the base plate until the base plate and bottom of the module are in contact with each other. Place the cover



International Airport Industrial Park · Mailing Address: PO Box 11400

Tel: (520) 746-1111 • Twx: 910-952-1111 • Cable: BBRCORP

over the module so the tabs are aligned and fit into the slots in the base plate. Bend the four wide shield soldering tabs protruding from the cover to make contact with the bare metal on the base plate. Solder these four tabs to insure the integrity of their connection to the base plate.

The 100MS and the module it contains are mounted and secured to a printed circuit board (PCB) by soldering the two narrow PCB solder tabs to the appropriate common. The PCB solder tab closest to the input side of the module should be soldered to the input common. The other tab should be soldered to the output common. Figure 2 illustrates the assembly of the 100MS.



FIGURE 2. Assembly Diagram.



© 1979 Burr-Brown Corporation

.

## **SPECIFICATIONS**

#### ELECTRICAL

Specifications apply between solder tabs.

|                                                                                                                           |                          | 100MS                |                               |     |                                     |
|---------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------|-------------------------------|-----|-------------------------------------|
| PARAMETER                                                                                                                 | CONDITIONS               | MIN                  | ТҮР                           | МАХ | UNITS                               |
| Isolation Voltage<br>Rated Continuous, DC<br>Rated Continuous, AC<br>Test<br>Capacitance<br>Resistance<br>Leakage Current | 10 Seconds<br>120V, 60Hz | 3500<br>2000<br>8000 | 5<br>10 <sup>10</sup><br>0.23 |     | VDC<br>Vrms<br>VDC<br>pF<br>Ω<br>μA |

NOTE: Temperature changes  $(\Delta T/\Delta t)$  greater than 1°C per minute below 0°C and long term storage above 100°C are not recommended.

#### PACKAGE INFORMATION<sup>(1)</sup>

| MODEL | PACKAGE    | PACKAGE DRAWING<br>NUMBER |
|-------|------------|---------------------------|
| 100MS | EMI Shield | 124                       |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book.

### **APPLICATIONS INFORMATION**

### MULTIPLE DEVICE ORIENTATION

A typical application for the 100MS is shown in Figure 3. Using multiple devices within 30mm of each other can cause them to interact by forming beat frequency interference outputs. The 100MS can reduce this interference by as much as a factor of 200:1 depending on the distance between the devices and their relative orientation.

Minimum EMI results when the gaps of both shields are paralleled as in Figure 3a.







FIGURE 3b. Isolated Data Acquisition Input Circuitry. Orientation for Minimum EMI.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated